Claims
- 1. A lateral operation bipolar transistor, comprising:
an emitter region disposed in a first isolating well formed in a semiconductor bulk; an extrinsic collector region disposed in a second isolating well formed in the semiconductor bulk and separated laterally from the first well by a bulk separator area; an intrinsic collector region situated in the bulk separator area in contact with the extrinsic collector region; an intrinsic base region formed to be thinner laterally than vertically and formed to be in contact with the intrinsic collector region and in contact with the emitter region through bearing on a vertical flank of the first isolating well facing a vertical flank of the second isolating well; and an extrinsic base region formed in a top part of the bulk separator area so as to be substantially perpendicular to the intrinsic base region.
- 2. The lateral operation bipolar transistor of claim, 1 further comprising:
a plurality of contact terminals in contact with at least one of the extrinsic collector region, the extrinsic base region, and the emitter region.
- 3. The lateral operation bipolar transistor of claim 1, wherein the intrinsic base region consists of a silicon-germanium alloy.
- 4. The lateral operation bipolar transistor of claim 1, wherein the intrinsic base region is formed with a ratio of a height to a thickness of not less than five to one.
- 5. The lateral operation bipolar transistor of claim 1, wherein the intrinsic base region is formed with a ratio of a height to a thickness of not less than ten to one.
- 6. The lateral operation bipolar transistor of claim 4, wherein the intrinsic base region is formed with a height of 500 nanometer and a thickness of 50 nanometer and the thickness of the instrinsic collector is 1 micron.
- 7. An integrated circuit comprising:
one or more transistors; at least one lateral operation bipolar transistor, comprising:
an emitter region disposed in a first isolating well formed in a semiconductor bulk; an extrinsic collector region disposed in a second isolating well formed in the semiconductor bulk and separated laterally from the first well by a bulk separator area; an intrinsic collector region situated in the bulk separator area in contact with the extrinsic collector region; an intrinsic base region formed to be thinner laterally than vertically and formed to be in contact with the intrinsic collector region and in contact with the emitter region through bearing on a vertical flank of the first isolating well facing a vertical flank of the second isolating well; and an extrinsic base region formed in a top part of the bulk separator area so as to be substantially perpendicular to the intrinsic base region.
- 8. The integrated circuit of claim 7, further comprising:
a plurality of contact terminals respectively in contact with at least one of the extrinsic collector region, the extrinsic base region, and the emitter region.
- 9. The integrated circuit of claim 7, wherein the intrinsic base region consists of a silicon-germanium alloy.
- 10. The integrated circuit of claim 7, wherein the intrinsic base region is formed with a ratio of a height to a thickness of not less than five to one.
- 11. The integrated circuit of claim 7, wherein intrinsic base region is formed with a ratio of a height to a thickness of not less than ten to one.
- 12. The integrated circuit of claim 10, wherein the intrinsic base region is formed with a height of 500 nanometer and a thickness of 50 nanometer and the thickness of the instrinsic collector is 1 micron.
- 13. A method of fabricating a lateral operation bipolar transistor, comprising:
forming in a semiconductor bulk, a bulk separator area incorporating an intrinsic collector region of a transistor; forming an extrinsic base region in a top part of the bulk separator area; forming an intrinsic base region so as to be thinner laterally than vertically and so as to be in contact with the intrinsic collector region and substantially perpendicular to the extrinsic base region; forming in the semiconductor bulk a first isolating well on one side of the bulk separator area, the well including a first cavity opening onto the intrinsic base region at the level of a first vertical flank of the well; forming in the semiconductor bulk on the other side of the bulk separator area a second isolating well including a second cavity opening onto the bulk separator area at the level of a second vertical flank of the well facing the first vertical flank; and filling the first and second cavities with a semiconductor material to form:
an emitter region in contact with the intrinsic base region; and an extrinsic collector region in contact with the intrinsic collector region.
- 14. The method of fabricating a lateral operation bipolar transistor according to claim 13, further comprising:
forming a plurality of contact terminals in contact with at least one of the extrinsic collector region, the extrinsic base region, and the emitter region.
- 15. The method of fabricating a lateral operation bipolar transistor according to claim 13, wherein the forming of each isolating well further includes:
forming in the semiconductor bulk an isolation area adjacent the bulk separator area; etching a top part of the isolation area to form a top cavity; forming isolation spacers at edges of the top cavity and in contact with the extrinsic base region; and etching the bottom part of the isolation area in line with the top cavity to form a bottom cavity, the top cavity and bottom cavity together forming the cavity of the isolating well opening onto the substrate separator area.
- 16. The method of fabricating a lateral operation bipolar transistor according to claim 14, wherein the forming of each isolating well further includes:
etching the isolation area of the first isolating well to form an initial cavity so as to uncover the first vertical flank of the bulk separator area; and epitaxially growing a layer of a silicon-germanium alloy on the first vertical flank; wherein the initial cavity is filled with insulative material before carrying out the etching to form the top cavity of the isolation area of the first isolating well.
Priority Claims (1)
Number |
Date |
Country |
Kind |
0106141 |
May 2001 |
FR |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is based upon and claims priority from prior French Patent Application No. 0106141, filed May 9, 2001, the disclosure of which is hereby incorporated by reference in its entirety.