Claims
- 1. A lateral PNP transistor, comprising:
- a body of semiconductor material including an electrically isolated N- device region;
- an N implant region formed in said device region;
- an emitter region of opposite conductivity type to said device region formed in the surface of said N implant region; and
- a collector region of same conductivity type as said emitter region formed in the surface of said device region at least partially within said N implant region;
- said emitter and collector regions spaced to define a base region therebetween in said N implant region;
- said N implant region having a relatively higher dopant concentration proximate the bottom of said emitter region and a relatively lower dopant concentration proximate the surface of said base region.
- 2. A transistor in accordance with claim 1 wherein said emitter region is entirely in said implant region.
- 3. A transistor in accordance with claim 1 and further including:
- a P substrate underlying said device region; and
- an N+ buried subcollector region in the surface of said P substrate underlying said device region.
- 4. A transistor in accordance with claim 3 and further including an N+ reach-through region extending from the surface of said body to said N+ buried subcollector region.
- 5. A transistor in accordance with claim 4 wherein said implant region is deepest proximate the portion of said device region opposite said reach-through region and tapers off to the surface of said device region a predetermined distance from said reach-through region.
- 6. A transistor in accordance with claim 1 wherein said body comprises a silicon semiconductor material.
- 7. A transistor in accordance with claim 1 wherein said device region is selected to have a concentration of about 1.times.10.sup.16 atoms/cm.sup.3.
- 8. A transistor in accordance with claim 7 wherein:
- the ions used to dope said implant region are phosphorus ions; and
- said implant region formed by a two step ion implanting process, including
- a first implanting step selected to have a dosage in the range of about 2.times.10.sup.11 -3.times.10.sup.12 atoms/cm.sup.2 and an energy of about 100 Kev, and
- a second implanting step selected to have a dosage in the range of about 1.times.10.sup.12 -2.times.10.sup.13 atoms/cm.sup.2 and an energy of about 350 Kev.
- 9. A transistor in accordance with claim 1 wherein the concentration in said implant region proximate the surface of said base region is selected sufficient to inhibit an emitter-collector punch-through breakdown of about 2 volts at 1 nanoamp/micron of emitter surface length.
- 10. A transistor in accordance with claim 2 wherein the concentration in said implant region proximate the bottom of said emitter region is selected to be equal to or greater than about 7.times.10.sup.16 atoms/cm.sup.3.
Parent Case Info
This application is a division of U.S. Ser. No. 317,877, filed 3/2/89, now U.S. Pat. No. 4,996,164.
US Referenced Citations (7)
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, vol. 13, No. 6, Nov. 1970, by E. A. Valsamakis, "Lateral PNP with Gain Bandwidth Product", p. 1457. |
IBM Technical Disclosure Bulletin, vol. 22, No. 7, Dec. 1979, by G. C. Feth et al., "Thin-Base Lateral PNP Transistor Structure", pp. 2939 through 2942. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
317877 |
Mar 1989 |
|