Claims
- 1. A resistive semiconductor memory device, comprising:
a plurality of first conductive lines running in a first direction; a plurality of magnetic memory cells disposed over the first conductive lines; and a plurality of second conductive lines running in a second direction disposed over the magnetic memory cells, the second direction being different from the first direction, wherein each of the second conductive lines is non-continuous.
- 2. The resistive semiconductor memory device according to claim 1, wherein the magnetic memory cells include a first magnetic layer disposed over the first conductive lines, a tunnel barrier disposed over the first magnetic layer, and a second magnetic layer disposed over the tunnel barrier, the second magnetic layer comprising a first material and a second material disposed over the first material, the second material having a lower Curie temperature than the Curie temperature of the first material, wherein the second conductive lines are coupled to the magnetic memory cell second magnetic layer.
- 3. The resistive semiconductor memory device according to claim 1, wherein the second conductive lines comprise a gap over a center portion of each magnetic memory cell.
- 4. The resistive semiconductor memory device according to claim 1, wherein each second conductive line is patterned to connect adjacent magnetic memory cells.
- 5. The resistive semiconductor memory device according to claim 4, wherein the magnetic memory cells have a length, wherein each second conductive line is coupled to a magnetic memory cell over approximately one-third of a magnetic memory cell length.
- 6. The resistive semiconductor memory device according to claim 2, wherein the second material is thicker than the first material.
- 7. The resistive semiconductor memory device according to claim 6, wherein the second material is at least five times thicker than the first material.
- 8. The resistive semiconductor memory device according to claim 2, wherein each second conductive line comprises a plurality of strips, a first end of each strip being coupled to an edge of a first magnetic memory cell, a second end of each strip being coupled to an edge of a second magnetic memory cell adjacent the first magnetic memory cell.
- 9. The resistive semiconductor memory device according to claim 6, wherein the second material comprises ferromagnetic properties, wherein a current run through one of the second conductive lines is adapted to heat the second material to a temperature greater than the Curie temperature of the second material, causing the second material to lose its ferromagnetic properties.
- 10. The resistive semiconductor memory device according to claim 2, further comprising a cap layer disposed over the magnetic memory cells.
- 11. The resistive semiconductor memory device according to claim 10, wherein the cap layer comprises TaN or TiN.
- 12. The resistive semiconductor memory device according to claim 10, wherein the second material comprises ferromagnetic properties, wherein a current run through one of the second conductive lines is adapted to flow through the second material and heat the second material to a temperature greater than the Curie temperature of the second material, and the current run through one of the second conductive lines is further adapted to run through the cap layer and comprises a write current.
- 13. The resistive semiconductor memory device according to claim 10, further comprising a hard mask disposed over the cap layer.
- 14. The resistive semiconductor memory device according to claim 13, wherein the hard mask comprises amorphous carbon including 0-40% of hydrogen, SiO2, W or WN.
- 15. The resistive semiconductor memory device according to claim 1, wherein the resistive semiconductor memory device comprises a cross-point magnetic random access memory (MRAM) device.
- 16. The resistive semiconductor memory device according to claim 2, further comprising a third material disposed between the first material and the second material, wherein the third material comprises a non-magnetic material.
- 17. A method of fabricating a resistive semiconductor memory device, comprising:
providing a workpiece; disposing a plurality of first conductive lines over the workpiece; forming a plurality of magnetic memory cells over the first conductive lines, wherein forming the magnetic memory cells includes forming a first magnetic layer over the first conductive lines, forming a tunnel barrier layer over the first magnetic layer, depositing a second magnetic layer first material over the tunnel barrier, and depositing a second magnetic layer second material over the second magnetic layer first material, the second magnetic layer second material having a lower Curie temperature than the Curie temperature of the second magnetic layer first material; and forming a plurality of second conductive lines over the magnetic memory cells, wherein the second conductive lines are non-continuous and have gaps over central portions of the magnetic memory cells.
- 18. The method according to claim 17, wherein the magnetic memory cells have a length, wherein forming a plurality of second conductive lines comprises coupling a non-continuous portion of each second conductive line to a magnetic memory cell over approximately one-third the magnetic memory cell length.
- 19. The method according to claim 17, wherein depositing a second magnetic layer second material comprises depositing a thicker material thicker than the second magnetic layer first material.
- 20. The method according to claim 19, wherein depositing a second magnetic layer second material comprises depositing a material at least five times thicker than the second magnetic layer first material.
- 21. The method according to claim 17, further comprising disposing a third material between the second magnetic layer first material and the second magnetic layer second material, wherein the third material is non-magnetic.
- 22. The method according to claim 17, further comprising:
depositing a cap layer over the second magnetic layer second material; and depositing a hard mask material over the cap layer.
- 23. The method according to claim 22, wherein the method comprises:
patterning the hard mask material to form a hard mask; and using the patterned hard mask to pattern the cap layer, second magnetic layer, and tunnel barrier layer to form a plurality of tunnel junctions.
- 24. A method of writing to an magnetic random access memory (MRAM) device, comprising:
providing a MPAM device comprising an array of magnetic memory cells disposed over a plurality of first conductive lines, the memory cells including a soft layer including a first magnetic material and a second magnetic material disposed over the first magnetic material, the second magnetic material having a lower Curie temperature than the first magnetic material, the MRAM device including a plurality of non-continuous second conductive lines disposed over the magnetic memory cells; and running a heat current through at least a portion of one of the second conductive lines through the second magnetic material of at least one of the magnetic memory cells, wherein the heat current increases the temperature of the second magnetic material.
- 25. The method according to claim 24, wherein running a heat current comprises applying a voltage to the second conductive line.
- 26. The method according to claim 24, wherein running a heat current through the second magnetic material increases the temperature of the second magnetic material to a temperature higher than the second magnetic material Curie temperature.
- 27. The method according to claim 24, wherein the MRAM device further comprises a cap layer disposed over the second magnetic material, wherein running a heat current comprises running a write current through the cap layer.
- 28. The method according to claim 24, further comprising running a heat current through the second magnetic material of each memory cell coupled to a single second conductive line.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This invention is related to U.S. patent application Ser. No. 10/124,950, entitled “Material Combinations for Tunnel Junction Cap Layer, Tunnel Junction Hard Mask and Tunnel Junction Stack Seed Layer in MRAM processing,” filed on Apr. 18, 2002 by Leuschner, et al., which is incorporated herein by reference.