Ogura et al., "Latch-up Free, Double-Gated, Enhancement-Type P-Channel Device for CMOS with Enhanced Transconductance", IBM Technical Disclosure Bulletin, vol. 27, No. 1B, Jun. 1984, pp. 722-727. |
E. Takeda, et al. "Submicrometer MOSFET Structure for Minimizing Hot-Carrier Generation", IEEE Transactions on Electron Devices, vol. ED-29, No. 4, Apr. 1982, pp. 611-618. |
S. Ratham, et al. "An Optimized 0.5 Micron LDD Transistor", International Electron Devices Meeting Papers, vol. 10.2, 1983, pp. 237-241. |
Y. Matsumoto, et al. "Optimized an Reliable LDD Structure for 1um NMOSFET Based on Substrate Current Analysis", International Electron Devices Meeting Papers, vol. 15.4, 1983, pp. 392-395. |
Tsang, et al., "Fabrication of High-Performance LDDFET's with Oxide Sidewall-Spacer Technology", IEEE Journal of Solid State Circuits, vol. SC-17, No. 2, Apr. 1987. |