1. Field of the Invention
This application relates generally to integrated circuit semiconductor devices, and, more specifically, to level shifting circuits that can supply also negative voltages.
2. Background Information
In an integrated circuit, it is common to need a circuit to provide a voltage from a source to an output in response to an input signal. An example is a word line decoding circuit of in a non-volatile memory. In such a circuit, a relatively high programming voltage is supplied to a word line in response to an input signal at device logic level. For example, in fairly typical values for a NAND type FLASH memory, 10-30V is provided on a word line in response to an input going from ground to “high” value of VDD in the ˜2-5V range for typical current devices. Such level shifters that are capable of handling such high voltages find use in multiple places in the peripheral circuitry of programmable non-volatile memories. To improve the operation of the circuit, it is important that the voltage on the output reaches its full value quickly when enabled and also that level shifter turns off quickly when disabled. Many designs exist for such switches. A number of common designs use an NMOS transistors and a local charge pump to raise the gate voltage values used to turn on the transistor and pass the high voltage from the source to the output. Such level shifters have typically been designed to only pass positive voltages. In some applications, including some non-volatile memory designs, there is also a need to pass negative voltages. Consequently, there is an ongoing need for level shifter circuits capable of handling high voltages and also to pass negative voltages.
According to a general set of aspects, a level shifter circuit is presented. The level shifter circuit is connectable to receive an input voltage at a first node, to receive an enable signal, and to supply an output voltage at a second node. The level shifting circuit includes: a first depletion type NMOS transistor connected between the first node and a first internal node and having a gate connected to the second node; a first PMOS transistor connected between the first internal node and the second node and having a gate connectable to receive the enable signal; an inverter connectable to receive the enable signal and provide as output an inverted enable signal; and a negative voltage section connectable to receive a negative voltage level at a third node. The negative voltage section includes: a second PMOS transistor connected between the enable signal and a second internal node; a first NMOS transistor connected between the second internal node and third node; a third PMOS transistor connected between the inverted enable signal and a third internal node; and a second NMOS transistor connected between the third internal node and third node. The control gates of the second and third PMOS transistors are connected to ground, the second internal node is connected to the gate of the second NMOS transistor, and the third internal node is connected to the gate of the first NMOS transistor and the second node.
Various aspects, advantages, features and embodiments of the present invention are included in the following description of exemplary examples thereof, which description should be taken in conjunction with the accompanying drawings. All patents, patent applications, articles, other publications, documents and things referenced herein are hereby incorporated herein by this reference in their entirety for all purposes. To the extent of any inconsistency or conflict in the definition or use of terms between any of the incorporated publications, documents or things and the present application, those of the present application shall prevail.
Level shifters find many applications in integrated circuits when there is a need to provide a particular voltage at a given node in response to an enable signal. For example, they frequently occur as part of the peripheral circuitry on non-volatile memory devices where they may need to supply some of the fairly high voltage levels, such as in the 10-30 volt range, used in such devices. Examples of such non-volatile memory devices are described in U.S. Pat. Nos. 5,570,315, 5,903,495, and 6,046,935 and U.S. patent application Ser. No. 12/895,457. For example, a specific example of a switch where such a level shifter can be used is presented in U.S. patent application Ser. No. 12/895,476. For some designs of non-volatile memories, as well as in level shifter applications, there is also a need to drive a negative voltage. In such a situation, for the level shifter needs to be able to realize a negative level, being both a high voltage level shifter for selected word lines and also to drive a negative level for unselected memory blocks; and when enabled for a selected block, it can still drive a positive high voltage level to word line decode transistors.
To provide some context, an example of a high voltage level shifter such as would be used for word line decoding in a non-volatile memory is shown in
In this example, the high voltage level shifter design is to transfer a high voltage (HV) from a charge pump to word line decoding elements of a non-volatile memory. When a memory block is selected, the high voltage (VRDEC) is passed through a series connected HV NMOS M1101 and the HV PMOS M2103 devices to control the gates of HV NMOS switches for word line decoding (M_WL 111, 113, . . . ). This lets the circuit to pass the high voltage from the pre-decoding circuitry to the word lines of a selected block. When a block is un-selected, the node TrFG is reset to VSS, with all of the high voltage NMOS of the word line decoding (M_WL) off, so that all word lines in an un-selected block are floating. All of the bulks (BPW) of the high voltage NMOS are connected to VSS. No triple well process required in this arrangement.
The operation of the circuit of
Consequently, an arrangement such as in
As with the circuit of
The negative voltage section 420 includes a first leg of a PMOS M9425 and an NMOS M8423 connected in series between SELn at the top and VDD at the bottom and a second leg of a PMOS M104257 and an NMOS M7421 connected in series between SEL at the top and VDD at the bottom. The gates of the PMOS devices M9425 and M10427 at set at ground. The gates of the NMOS devices M7421 and M8423 in each leg have their gates connected to the intermediate node of the other leg, DSELn and DSEL respectively. It is then the value of DSEL (rather than SEL in
The arrangement of
The PMOS transistors M9425, M10427 are low voltage device in that they can be thin oxide devices that allow having small channel length and width for switching speed and require relatively small drawing layout area. (Low voltage devices are typically used as logic gates in peripheral circuitry.) An advantage of being able to use such low voltage devices here is that this arrangement allows the circuit to connect the nwell of these PMOS devices to VDDX, the same as other low voltage PMOS transistors in the design, so that they can share the same n-well layout while their drain-source voltage (Vds) does not exceed the maximum Vds allowance of low voltage transistors, often ˜4V or even down to the ˜2V to ˜3V range. In a typical application, such as on a non-volatile memory device, the circuit can have many thousands of such blocks on the chip, and this design is repeated a corresponding number of times. As M5403 needs its own HV-Nwell, it would be a large layout area penalty if the circuit also needed to use HV PMOSs at M9425, M10427, or additional devices with different Nwells.
The operation of
Consequently, the arrangement of
The foregoing detailed description of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Many modifications and variations are possible in light of the above teaching. The described embodiments were chosen in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto.
Number | Name | Date | Kind |
---|---|---|---|
4161633 | Treiber | Jul 1979 | A |
4580067 | Proebsting | Apr 1986 | A |
4678941 | Chao et al. | Jul 1987 | A |
4954731 | Dhong et al. | Sep 1990 | A |
5436587 | Cernea | Jul 1995 | A |
5512845 | Yuh | Apr 1996 | A |
5570315 | Tanaka et al. | Oct 1996 | A |
5723985 | Van Tran et al. | Mar 1998 | A |
5790453 | Chevallier | Aug 1998 | A |
5903495 | Takeuchi et al. | May 1999 | A |
5912838 | Chevallier | Jun 1999 | A |
5940333 | Chung | Aug 1999 | A |
5966331 | Shiau et al. | Oct 1999 | A |
6020778 | Shigehara et al. | Feb 2000 | A |
6044012 | Rao et al. | Mar 2000 | A |
6046935 | Takeuchi et al. | Apr 2000 | A |
6078518 | Chevallier | Jun 2000 | A |
6154085 | Ramakrishnan | Nov 2000 | A |
6166982 | Murray et al. | Dec 2000 | A |
6169432 | Sharpe-Geisler | Jan 2001 | B1 |
6242962 | Nakamura | Jun 2001 | B1 |
6351158 | Shearon et al. | Feb 2002 | B1 |
6359496 | Steinhagen | Mar 2002 | B1 |
6370075 | Haeberli et al. | Apr 2002 | B1 |
6483366 | Ho | Nov 2002 | B2 |
6492860 | Ramakrishnan | Dec 2002 | B1 |
6556465 | Haeberli et al. | Apr 2003 | B2 |
6696880 | Pan et al. | Feb 2004 | B2 |
6717851 | Mangan et al. | Apr 2004 | B2 |
6760262 | Haeberli et al. | Jul 2004 | B2 |
6922096 | Cernea | Jul 2005 | B2 |
7030683 | Pan et al. | Apr 2006 | B2 |
7053689 | Kim | May 2006 | B2 |
7135910 | Cernea | Nov 2006 | B2 |
7368979 | Govindu et al. | May 2008 | B2 |
7400171 | Montazer | Jul 2008 | B1 |
7492206 | Park et al. | Feb 2009 | B2 |
7515503 | Lee et al. | Apr 2009 | B2 |
7554311 | Pan | Jun 2009 | B2 |
7592858 | Jung | Sep 2009 | B1 |
7609554 | Tanzawa | Oct 2009 | B2 |
7795952 | Lui et al. | Sep 2010 | B2 |
7816969 | Yoo | Oct 2010 | B2 |
8004340 | Guo et al. | Aug 2011 | B2 |
8098088 | Sutandi et al. | Jan 2012 | B1 |
8106701 | Huynh et al. | Jan 2012 | B1 |
20060114737 | Terasawa et al. | Jun 2006 | A1 |
20070109862 | Kim | May 2007 | A1 |
20070126494 | Pan | Jun 2007 | A1 |
20070133300 | Tanzawa | Jun 2007 | A1 |
20070139077 | Park et al. | Jun 2007 | A1 |
20070139099 | Pan | Jun 2007 | A1 |
20070268774 | Lee et al. | Nov 2007 | A1 |
20080198667 | Hosomura et al. | Aug 2008 | A1 |
20090058506 | Nandi et al. | Mar 2009 | A1 |
20090058507 | Nandi et al. | Mar 2009 | A1 |
20090058508 | Lin | Mar 2009 | A1 |
20090097312 | Binboga | Apr 2009 | A1 |
20090153230 | Pan et al. | Jun 2009 | A1 |
20090153232 | Fort et al. | Jun 2009 | A1 |
20090302930 | Pan et al. | Dec 2009 | A1 |
20090315616 | Nguyen et al. | Dec 2009 | A1 |
20090322413 | Huynh et al. | Dec 2009 | A1 |
20100019832 | Pan | Jan 2010 | A1 |
20100067300 | Nakamura | Mar 2010 | A1 |
20100080063 | Nakagawa | Apr 2010 | A1 |
20100309720 | Liu et al. | Dec 2010 | A1 |
20110018615 | Pan | Jan 2011 | A1 |
Number | Date | Country |
---|---|---|
0 475 407 | Mar 1992 | EP |
02 034022 | Feb 1990 | JP |
3-41694 | Feb 1991 | JP |
9-139079 | Mar 1997 | JP |
11-126478 | May 1999 | JP |
Entry |
---|
U.S. Appl. No. 12/973,493, filed Dec. 20, 2010, 28 pages. |
U.S. Appl. No. 12/973,641, filed Dec. 20, 2010, 26 pages. |
U.S. Appl. No. 12/833,167, filed Jul. 9, 2010, 55 pages. |
Feng Pan., “Charge Pump Circuit Design,” McGraw-Hill, 2006, 26 pages. |
Pylarinos et al., “Charge Pumps: An Overview,” Department of Electrical and Computer Engineering, University of Toronto, Proceedings of Symposium May 2003, 7 pages. |
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration for International Application No. PCT/US2012/057301 mailed Jan. 23, 2013, 15 pages. |