1. Field of the Invention
This application relates generally to integrated circuit semiconductor devices, and, more specifically, to high voltage switches.
2. Background Information
In an integrated circuit, it is common to need a circuit to provide a voltage from a source to an output in response to an input signal. An example is a word line select circuit of in a non-volatile memory. In such a circuit, a relatively high programming voltage is supplied to a word line in response to an input signal at the device to device logic level. For example, in fairly typical values for a NAND type FLASH memory, 10-30V is provided on a word line in response to an input going from ground to “high” value of 3-5V. Such level shifters that are capable of handling such high voltages find use in multiple places in the peripheral circuitry of programmable non-volatile memories. To improve the operation of the circuit, it is important that the voltage on the output reaches its full value quickly when enabled and also that level shifter turns off quickly when disabled.
Many designs exist for such switches. A number of common designs use an NMOS transistors and a local charge pump to raise the gate voltage values used to turn on the transistor and pass the high voltage from the source to the output. Due to the body bias of the NMOS transistors and charge pump ramping speed, these switches generally take a relatively long time to reach the passing voltage level need to pass the full high voltage. These problems are aggravated by both higher programming voltage level needed and lower device supply voltages as these combine to make it harder to pump efficiently and timely due to body effects of NMOS transistors in the charge pump. Consequently, there is an ongoing need for level shifter circuits capable of handling high voltages and having a quick response when enabled and disabled.
According to a general set of aspects, a level shifter circuit is presented. The level shifter is connected to receive an input voltage at a first node, to receive a first enable signal, and to supply an output voltage at a second node. The output voltage is provided from the input voltage in response to the first enable signal being asserted and to a low voltage value when the first enable signal is de-asserted. The level shifting circuit includes a depletion type NMOS transistor, having a gate connected to the second node, and a PMOS transistor, having a gate connected to the first enable signal. It also includes a first resistive element that is distinct from the NMOS and PMOS transistors. The NMOS transistor, the PMOS transistor and the first resistive elements are connected in series between the first and second nodes, with the NMOS transistor being connected to the first node. The level shifter further includes a discharge circuit connected to the second node and to receive a second enable signal. The second enable signal is asserted when the first enable signal is de-asserted and is asserted when the first enable signal is de-asserted, and the discharge circuit connects the second node to the low voltage value when the second enable signal is asserted and isolates the second node from ground when the second enable signal is de-asserted.
In further aspects, a level shifter circuit connected between an input node and an output node and includes a first current path and a second current path. The first current path is between the input node and the output node and is connected to receive a first enable signal. The first current path includes a depletion type NMOS transistor, connected to the input node and having a gate connected to the output node, and a PMOS transistor that is connected in series with the depletion type NMOS transistor between the input and output nodes. The PMOS transistor has a gate connected to receive the first enable signal, whereby the PMOS transistor is turned on when the first enable signal is asserted. The second current path is between the output node and ground is connected to receive a second enable signal, whereby the output node is connected to ground when the second enable signal is asserted. The level shifter circuit is enabled when the first enable circuit is asserted and the second enable signal is not asserted, and the level shifter circuit is disabled when the second enable circuit is asserted and the first enable signal is not asserted. The first current path also includes one or more resistive elements, distinct from the depletion type NMOS and PMOS transistors, connected in series with the PMOS transistor between the depletion type NMOS transistor and the output node.
Various aspects, advantages, features and embodiments of the present invention are included in the following description of exemplary examples thereof, which description should be taken in conjunction with the accompanying drawings. All patents, patent applications, articles, other publications, documents and things referenced herein are hereby incorporated herein by this reference in their entirety for all purposes. To the extent of any inconsistency or conflict in the definition or use of terms between any of the incorporated publications, documents or things and the present application, those of the present application shall prevail.
Level shifters find many applications in integrated circuits when there is a need to provide a particular voltage at a given node in response to an enable signal. For example, they frequently occur as part of the peripheral circuitry on non-volatile memory devices where they may need to supply some of the fairly high voltage levels, such as in the 10-30 volt range, used in such devices. Examples of such non-volatile memory devices are described in U.S. Pat. Nos. 5,570,315, 5,903,495, and 6,046,935, for example, a specific example of a switch where such a level shifter can be used is presented in the US patent application entitled “High Voltage Switch Suitable for use in Flash Memory” of Jonathan Hoang Huynh and Feng Pan, filed concurrently with the present application. It is typically important that such a level shifter circuit respond quickly to the enable signal, both for turning on and turning off.
The situation can be briefly illustrated with reference to
In the example of
Considering
Since the voltage level TG_IN at node X may have a values of 10-30 volts in the case of a NAND memory structure, the devices NFETD 101 and HPFET 103 may need be high voltage devices formed to handle the voltages expected in the particular application. In the exemplary embodiments present here, the low voltage level on the circuit, Vss, will be taken as ground and the high value Vdd is typically 1.8 to 2.2V.
The function of the level shifter circuit of
Returning to
To enable the level shifter, at t0 TG_IN is taken to the high value of VHIGH. At t1, EN is asserted and EN_DIS de-asserted; that is, under the arrangement used here, EN and EN_DIS are brought down to Vss. This closes off the path to ground through discharge block 110 for node Y. As EN goes to Vss, HPFET 103 is turned on and TG_OUT begins to rise; and as the gate of NFETD 101 is also connected to node Y, this further increases the current I1. This effectively reduces the impedance between nodes X and Y and allows a current path, I1, to charge TG_OUT=TG_IN=VHIGH, resulting in Vin=Vout through the pass gate 121.
In the exemplary embodiments, the discharge block 110 (and similarly 210 of
Returning to
In the operation of a level shifter, it is desirable that in addition to transitioning quickly from the disabled to enabled state, that the circuit can also quickly transition back to the disabled state. How quickly the level shifter is disabled (the time from t2 to t3) is something of a contest to see how quickly the device NFETD 101 can be turned off, with the current Idis trying to sink the currents I2 and I3, while current I1 continues to try to charge up the node Y. In a principle aspect presented here, one or more resistances are added to the level shifter circuit of
Considering the exemplary embodiment of
During discharge, at t′2 EN and EN_DIS are taken to their high values. With the added resistor or resistors, the effective resistive divider allows for a lower dividing point for gate of NFETD, and reducing the on level of the current I1. Consequently, the technique allows a faster turn off for NFETD 201. This allows the time to t′3, when TG_OUT is again at Vss, to come more quickly. In addition to the fast turn off timing of NFETD 203 improving the disable response of the level shifter, and the reduced level of I1 lessens the amount of shoot-through current and power saving is achieved.
The foregoing detailed description of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Many modifications and variations are possible in light of the above teaching. The described embodiments were chosen in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto.
Number | Name | Date | Kind |
---|---|---|---|
4580067 | Proebsting | Apr 1986 | A |
4678941 | Chao et al. | Jul 1987 | A |
4954731 | Dhong et al. | Sep 1990 | A |
5436587 | Cernea | Jul 1995 | A |
5512845 | Yuh | Apr 1996 | A |
5570315 | Tanaka et al. | Oct 1996 | A |
5723985 | Van Tran et al. | Mar 1998 | A |
5790453 | Chevallier | Aug 1998 | A |
5903495 | Takeuchi et al. | May 1999 | A |
5912838 | Chevallier | Jun 1999 | A |
5940333 | Chung | Aug 1999 | A |
6044012 | Rao et al. | Mar 2000 | A |
6046935 | Takeuchi et al. | Apr 2000 | A |
6078518 | Chevallier | Jun 2000 | A |
6166982 | Murray et al. | Dec 2000 | A |
6169432 | Sharpe-Geisler | Jan 2001 | B1 |
6370075 | Haeberli et al. | Apr 2002 | B1 |
6556465 | Haeberli et al. | Apr 2003 | B2 |
6696880 | Pan et al. | Feb 2004 | B2 |
6717851 | Mangan et al. | Apr 2004 | B2 |
6760262 | Haeberli et al. | Jul 2004 | B2 |
6922096 | Cernea | Jul 2005 | B2 |
7030683 | Pan et al. | Apr 2006 | B2 |
7053689 | Kim | May 2006 | B2 |
7135910 | Cernea | Nov 2006 | B2 |
7368979 | Govindu et al. | May 2008 | B2 |
7492206 | Park et al. | Feb 2009 | B2 |
7554311 | Pan | Jun 2009 | B2 |
7592858 | Jung | Sep 2009 | B1 |
7795952 | Lui et al. | Sep 2010 | B2 |
20070126494 | Pan | Jun 2007 | A1 |
20070139077 | Park et al. | Jun 2007 | A1 |
20070139099 | Pan | Jun 2007 | A1 |
20070268748 | Lee et al. | Nov 2007 | A1 |
20080198667 | Hosomura et al. | Aug 2008 | A1 |
20090058506 | Nandi et al. | Mar 2009 | A1 |
20090058507 | Nandi et al. | Mar 2009 | A1 |
20090153230 | Pan et al. | Jun 2009 | A1 |
20090153232 | Fort et al. | Jun 2009 | A1 |
20090302930 | Pan et al. | Dec 2009 | A1 |
20090315616 | Nguyen et al. | Dec 2009 | A1 |
20090322413 | Huynh et al. | Dec 2009 | A1 |
20100019832 | Pan | Jan 2010 | A1 |
20100067300 | Nakamura | Mar 2010 | A1 |
20100309720 | Lui et al. | Dec 2010 | A1 |
20110018615 | Pan | Jan 2011 | A1 |
Number | Date | Country |
---|---|---|
02 034022 | Feb 1990 | JP |
3-41694 | Feb 1991 | JP |
9-139079 | Mar 1997 | JP |
11-126478 | May 1999 | JP |