Claims
- 1. In a light emitting chip comprising:
- (1) a semiconductor substrate of a first conductivity type;
- (2) a first semiconductor layer of a the first conductivity type coming into contact with a part of said semiconductor substrate of the first conductivity type;
- (3) an active layer coming into contact with said first semiconductor layer of the first conductivity type and having side surfaces;
- (4) a second semiconductor layer of a second conductivity type coming into contact with said active layer;
- (5) a third semiconductor layer of the second conductivity type, coming into contact with a part of said semiconductor substrate of the first conductivity type, wherein said third semiconductor layer has an opening which includes a neck portion defining a point of intersection between an end surface of said third semiconductor layer at said opening and a bottom surface of said third semiconductor layer at said opening, and wherein said third semiconductor layer interposes a part of each of said first semiconductor layer of the first conductivity type, said active layer and said second semiconductor layer of the second conductivity type at said opening; and
- (6) a fourth semiconductor layer of the first conductivity type, coming into contact with said third semiconductor layer of the second conductivity type, wherein said fourth semiconductor layer includes an opening and interposes a portion of said second semiconductor layer of the second conductivity type at said opening,
- wherein predetermined portions of said side surfaces of said active layer are positioned below said neck portion to contact with the 111 plane of said third semiconductor layer at said opening of said third semiconductor layer to prevent the flow of leakage current in said light emitting chip.
- 2. The light emitting chip according to claim 1, wherein said semiconductor substrate of the first conductivity type, said first semiconductor layer of the first conductivity type, said second semiconductor layer of the second conductivity type, said third semiconductor layer of the second conductivity type and said fourth semiconductor layer of the first conductivity type are comprised of an InP compound semiconductor, and wherein said active layer is comprised of an InGaAsP compound semiconductor.
- 3. The light emitting chip according to claim 1, wherein said active layer is from 0.1 .mu.m to 0.2 .mu.m thick and from 1.6 .mu.m to 2 .mu.m wide.
- 4. In a light emitting chip comprising:
- (1) a semiconductor substrate of a first conductivity type;
- (2) a first semiconductor layer of a the first conductivity type coming into contact with a part of said semiconductor substrate of the first conductivity type;
- (3) an active layer coming into contact with said first semiconductor layer of the first conductivity type and having side surfaces;
- (4) a second semiconductor layer of a second conductivity type coming into contact with said active layer;
- (5) a third semiconductor layer of the second conductivity type, coming into contact with said first semiconductor layer of the first conductivity type, wherein said third semiconductor layer has an opening which includes a neck portion defining a point of intersection between an end surface of said third semiconductor layer at said opening and a bottom surface of said third semiconductor layer at said opening, and wherein said third semiconductor layer interposes a part of each of said active layer and said second semiconductor layer of the second conductivity type at said opening; and
- (6) a fourth semiconductor layer of the first conductivity type, coming into contact with said t hird semiconductor layer of the second conductivity type, wherein said fourth semiconductor layer includes an opening and interposes a portion of said second semiconductor layer of the second conductivity type at said opening,
- wherein predetermined portions of said side surfaces of said active layer are positioned below said neck portion to contact with the 111 plane of said third semiconductor layer at said opening of said third semiconductor layer to prevent the flow of leakage current in said light emitting chip.
- 5. The light emitting chip according to claim 4, wherein said semiconductor substrate of the first conductivity type, said first semiconductor layer of the first conductivity type, said second semiconductor layer of the second conductivity type, said third semiconductor layer of the second conductivity type and said fourth semiconductor layer of the first conductivity type are comprised of an InP compound semiconductor, and wherein said active layer is comprised of an InGaAsP compound semiconductor.
- 6. The light emitting chip according to claim 4, wherein said active layer is from 0.1 .mu.m to 0.2 .mu.m thick and from 1.6 .mu.m to 2.0 .mu.m wide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-20008 |
Jan 1984 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 695,004, filed Jan. 25, 1985, now U.S. Pat. No. 4,701,927.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4426700 |
Hirao et al. |
Jan 1984 |
|
4566171 |
Nelson et al. |
Jan 1986 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
695005 |
Jan 1985 |
|