Claims
- 1. A semiconductor device comprising:
a substrate; an n-type semiconductor layer over the substrate, the n-type semiconductor layer having a planar top surface; a p-type semiconductor layer extending over a major portion of the n-type semiconductor layer and not extending over an exposed region of the n-type semiconductor layer located adjacent to at least one edge of the planar top surface of the n-type semiconductor layer; a first bonding pad provided on the exposed region of the n-type semiconductor layer; an electrode layer extending over the p-type semiconductor layer; and a second bonding pad on the electrode layer, the bonding pad comprising a central region for securing an electrical interconnect, and at least one finger-like region protruding from the central region, the finger-like region having a length extending away from the central region and a width that is substantially less than the length.
- 2. The device of claim 1, wherein the second bonding pad covers an area of the electrode layer that approximately corresponds to the geometric center of the top surface of the electrode layer.
- 3. The device of claim 1, wherein the electrode layer comprises a plurality of edges and the second bonding pad is approximately equidistant from each of the edges.
- 4. The device of claim 1, wherein adjacent edges of the n-type semiconductor layer meet to form corners, and the first bonding pad is located adjacent to a corner.
- 5. The device of claim 1, wherein the length dimension of at least one finger-like region extends generally parallel to an edge of the n-type semiconductor layer.
- 6. The device of claim 1, wherein the second bonding pad includes two finger-like regions extending away from the central region generally perpendicular to one another.
- 7. The device of claim 1, wherein the first bonding pad includes a central region for securing an electrical interconnect and at least one finger-like region protruding from the central region, the finger-like region having a length extending away from the central region and a width that is substantially less than the length.
- 8. The device of claim 7, wherein at least one finger-like region of the first bonding pad extends adjacent to an edge of the n-type semiconductor layer.
- 9. The device of claim 8, wherein a finger-like region of the first bonding pad extends adjacent to more than one edge of the n-type semiconductor layer.
- 10. The device of claim 8, wherein the first bonding pad comprises two finger-like regions, including a first finger-like region extending adjacent to an edge of the n-type semiconductor layer on one side of the central region, and a second finger-like region extending adjacent to an edge of the n-type semiconductor layer on another side of the central region.
- 11. The device of claim 8, wherein the at least one finger-like region extends adjacent to no more than about 50 percent of the total outer perimeter of the n-type semiconductor layer.
- 12. The device of claim 1, wherein at least one of the first and second bonding pads comprises a metallic material.
- 13. The device of claim 12, wherein the metallic material comprises a layer of palladium, a layer of aluminum over the layer of palladium, and a layer of gold over the layer of aluminum.
- 14. The device of claim 1, wherein the first bonding pad and the second bonding pad are comprised of a substantially identical material.
- 15. The device of claim 1, wherein at least one of the n-type semiconductor layer and the p-type semiconductor layer comprises a GaN-based semiconductor material.
- 16. The device of claim 1, additionally comprising an active region between the n-type semiconductor layer and the p-type semiconductor layer, the active region extending over a major portion of the n-type semiconductor layer and not extending over an exposed region of the n-type semiconductor layer located adjacent to at least one edge of the planar top surface of the n-type semiconductor layer.
- 17. The device of claim 1, wherein the active region comprises a single or multiple quantum well structure.
- 18. A method of producing a semiconductor device comprising:
providing a substrate; providing an n-type gallium nitride-based semiconductor layer over the substrate, the n-type semiconductor layer having a planar top surface; providing a p-type gallium nitride-based semiconductor layer extending over a major portion of the n-type semiconductor layer and not extending over an exposed region of the n-type semiconductor layer located adjacent to at least one edge of the planar top surface of the n-type semiconductor layer; providing a first bonding pad provided on the exposed region of the n-type semiconductor layer; providing an electrode layer extending over the p-type semiconductor layer; and providing a second bonding pad on the second electrode, the second bonding pad comprising a central region for securing an electrical interconnect, and at least one finger-like region protruding from the central region, the finger-like region having a length extending away from the central region and a width that is substantially less than the length.
- 19. The method of claim 18, wherein the second bonding pad covers an area of the electrode layer that approximately corresponds to the geometric center of the top surface of the electrode layer.
- 20. The method of claim 18, wherein the p-type semiconductor layer and the electrode layer are formed substantially over the entire planar top surface of the n-type semiconductor layer, and a portion of the p-type semiconductor layer and the electrode layer are removed to define the exposed region of the n-type semiconductor layer.
- 21. The method of claim 18, wherein the length dimension of at least one finger-like region extends generally parallel to an edge of the n-type semiconductor layer.
- 22. The method of claim 18, wherein the second bonding pad includes two finger-like regions extending away from the central region generally perpendicular to one another.
- 23. The method of claim 18, wherein the first bonding pad includes a central region for securing an electrical interconnect and at least one finger-like region protruding from the central region, the finger-like region having a length extending away from the central region and a width that is substantially less than the length.
- 24. The method of claim 23, wherein at least one finger-like region of the first bonding pad extends adjacent to an edge of the n-type semiconductor layer.
- 25. The method of claim 24, wherein a finger-like region of the first bonding pad extends adjacent to more than one edge of the n-type semiconductor layer.
- 26. The method of claim 23, wherein the first bonding pad comprises two finger-like regions, including a first finger-like region extending adjacent to an edge of the n-type semiconductor layer on one side of the central region, and a second finger-like region extending adjacent to an edge of the n-type semiconductor layer on another side of the central region.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/389,750, filed Jun. 17, 2002 and U.S. Provisional Application No. 60/393,008, filed Jun. 28, 2002. This application is a continuation-in-part of: U.S. application Ser. No. 10/187,466, filed Jun. 28, 2002; U.S. application Ser. No. 10/187,465, filed Jun. 28, 2002; and U.S. application Ser. No. 10/187,468, filed Jun. 28, 2002. This application is related to U.S. Provisional Application: Domain Epitaxy for Thin Film Growth, by Jagdish Narayan, filed concurrently herewith under Attorney Docket No. 0717.2033-001. The entire teachings of the above applications are incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60389750 |
Jun 2002 |
US |
|
60393008 |
Jun 2002 |
US |
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
10187466 |
Jun 2002 |
US |
Child |
10463219 |
Jun 2003 |
US |
Parent |
10187465 |
Jun 2002 |
US |
Child |
10463219 |
Jun 2003 |
US |
Parent |
10187468 |
Jun 2002 |
US |
Child |
10463219 |
Jun 2003 |
US |