C. Liu et al., “Mechanism and Process Dependence of Negative Bias Temperature Instability (NBTI) for pMOSFETs with Ultrathin Gate Dielectrics”, Dec. 2001, IEEE IEDM 01, pp. 861-864.* |
E. Morifuji et al., “New Considerations for Highly Reliable PMOSFETs in 100 nm Generation and Beyond”, Jun. 2001, Syposium on VLSI Technology Digest of Technical Papers, pp. 117-118.* |
P. Chaparala et al., “Threshold Voltage Drift in PMOSFETS due to NBTI and HCI”, Oct. 2000, IEEE International Integrated Reliability Workshop Final Report, pp. 95-97.* |
Y.F. Chen et al., “Negative Bias Temperature Instability (NBTI) in Deep Sub-micron p+-gate pMOSFETs”, Oct. 2000, IEEE International Integrated Reliability Workshop Final Report, pp. 98-101.* |
B. Doyle, “NBTI-Enhanced Hot Carrier Damage in p-Channel MOSFETs”, Dec. 1991, Electron Devices Meeting. IEDM '91, pp. 529-532A.* |
S. Ogawa et al, “Impact of Negative-Bias Temperature Instability on the Lifetime of a Single-Gate CMOS Ultrathin (4-6nm) Gate Oxides,” J. Appl. Phys. vol. 35 (1996), pp. 1484-1490. |
G. La Rosa et al., “NBTI-Channel Hot Carrier Effects in PMOSFETS in Advanced CMOS Technologies,” Reliability Physics Symposium, IEEE International (1997), pp. 282-286. |