1. Technical Field
The present invention generally relates to semiconductor applications. In particular, the present invention relates to methods, processes, systems for producing a liner mask on a semiconductor structure and corresponding applications.
2. Related Art
Although applicable in principle to any integrated circuit, the present invention and the problem area on which it is based are explained with regard to integrated memory circuits in silicon technology.
In a prior art patent application DE 102 55 845.0, the production of a liner mask in a trench by means of an implantation of boron ions in definite regions in an amorphous silicon liner and following selective wet etching in NH4OH is disclosed.
For the known method, the fact that the selectivity between an amorphous non-implanted silicon and the amorphous implanted silicon having only a factor 8-10 has been found to be a disadvantage. This leads to increasing aspect ratios and decreasing liner layers dispersion phenomena appearing at the implantation cause an implantation of unwished regions and thereby a mask erosion on this unwished regions at the following etching.
In particular, the sequential execution of several implantation steps, for example with the same inclination opposite the vertical axis and different rotations angles around the vertical axis, the dispersion probability is increased and thereby the above-mentioned problems are increased.
Accordingly, there is a need for a method for producing a liner mask on a semiconductor structure that is less vulnerable to above-mentioned dispersion problems.
The above problems have been solved with the present invention. By way of introduction only, an object of the present invention is to specify a method for producing a liner mask on a semiconductor structure that is less vulnerable to above-mentioned dispersion problems.
According to the invention, this object may be achieved by a method for producing a liner mask on a semiconductor structure including providing an amorphous liner layer on a top side of the semiconductor structure in a deposition process at a first temperature; annealing the amorphous liner layer at a second temperature, which is higher than the first temperature; performing an implantation of extrinsic ions in a subregion of the at least semi-crystalline liner layer for decreasing the etching rate of the subregion in the predetermined etchant and creating a etch selectivity between the subregion complementary subregion and the subregion in the predetermined etchant; and selectively removing of the to the subregion complementary subregion opposite to the subregion in a etching step in the predetermined etchant for completing the liner mask.
An object of the present invention may be achieved by means of an application of a use of a liner mask for a trench capacitor with an isolation collar in a substrate that is single-sided electrically connected with the substrate by means of a buried contact, in particular for a semiconductor memory cell with a planar selection transistor provided in the substrate and connected over the buried contact, whereas the liner mask is produced for defining a single-sided contact region and an other-sided isolation region of the buried contact in a trench for the trench capacitor.
An advantage of the method and its application according to the invention is an increase in the selectivity for producing a liner mask to be many times higher than the prior art.
The present invention may include an annealing step for increasing the crystallization degree of the liner layer before an implantation step. Due to increase in selectivity, removing the non-implanted liner region by means of the etching step that follows the implantation step becomes easier. Thus, the dispersion phenomena do not have such a high impact, and the mask erosion may be prevented.
In accordance with an embodiment, the liner layer consists of silicon, whereas the extrinsic ions are boric ions or boron ions.
In accordance with an embodiment, the semiconductor structure comprises a trench, whereas the implantation is made in such a manner that the complementary subregion lies in the trench.
In accordance with an embodiment, the first temperature is between approximately 400° C. and 600° C., and the second temperature lies between approximately 700° C. and 100° C.
In accordance with an embodiment, a further liner layer is provided on the top side of the semiconductor structure underneath a liner layer, whereas on the further liner layer the etching step for the selective removal of the complementary subregion stops.
The foregoing discussion of the summary is provided only by way of introduction. Other systems, methods, processes, apparatuses, features and advantages of the invention will be, or will become, apparent to one with skill in the art upon examination of the following figures and detailed description. It is intended that all such additional systems, methods, features and advantages be included within this description, be within the scope of the invention, and may be realized and obtained by means of the instrumentalities and combinations particularly pointed out in the claims.
The invention can be better understood with reference to the following drawings and description. The components in the figures are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention. Moreover, in the figures, like referenced numerals designate corresponding parts throughout the different views.
Exemplary embodiments of the invention are illustrated in the drawings and explained in more detail in the description below.
In
Then, in a separate fast annealing step, the silicon liner 55 may be tempered at 900° C. for 30 seconds in N2 to increase its crystallization degree and thereby its etching rate in NH4OH.
Afterwards, with reference to
The selectivity between the (partially) crystalline implanted silicon layer region 55a and the (partially) crystalline non-implanted silicon liner region 55b at the wet etching step amounts to 63.4 at the mentioned example.
Thus, a liner mask is produced from the liner 55, by means of which further selective etching steps in the underneath lying semiconductor structure can be done.
In
In the upper and middle region of trench 5, a revolving isolation collar 10 is provided that is exactly deepened in the trench 5 like the conductive filling 20. For example, a material for the isolation collar 10 is silicon oxide, and a material for the electrically conductive filling 20 is polysilicon. But, of course, other materials may be used.
In addition, a conductive filling 40 embedded under the top side OS and consisting of epi-polysilicon is provided. Thus, the conductive filling 40 describes a circumferentially connected buried contact that has to be partially removed for forming an isolation region IS later. As to realize the single-sided connection of the region 40 to the semiconductor substrate 1, the below-mentioned “subtractive” method steps are performed.
In accordance with
Then, in a separate fast annealing step, the silicon liner 55 is tempered at 900° C. for 30 s in N2 for increasing the crystallization degree and thereby the etching rate in NH4OH.
In accordance with
The selectivity between the (partially) crystalline implanted silicon liner region 55a and the (partially) crystalline non-implanted silicon liner region 55b at the wet etching step amounts to 63.4 at the example mentioned above.
Thus, a liner mask is produced from the liner 55, by means of which further selective etching steps in the underneath-lying semiconductor substrate in accordance with
In accordance with
In accordance with
Thus, in the process state as shown in
Although the present invention has been described above on the basis of a preferred exemplary embodiment, it is not restricted thereto, but rather can be modified in diverse ways.
In particular, the selection of the layer materials is only by way of example and can be varied in many different ways.
Although the annealing step in the above-mentioned example was conducted at approximately 900° C., one or more temperatures are possible in the range of 700° C.-1100° C. Also, the deposition temperature of the liner layers can lie in the range of approximately 400° C.-600° C., although it amounts to 500° C. in the above-mentioned example.
While the above embodiments have been described, those skilled in the art will recognize that the advantages may be extended to various semiconductors and various processes. Accordingly, the invention is not to be restricted except in light as necessitated by the accompanying claims and their equivalents.