Number | Date | Country | Kind |
---|---|---|---|
10-208513 | Jun 1998 | JP |
Number | Name | Date | Kind |
---|---|---|---|
4750026 | Kuninobu et al. | Jun 1988 | |
5072285 | Ueda et al. | Dec 1991 | |
5119314 | Hotta et al. | Jun 1992 | |
5764533 | Kikushima et al. | Jun 1998 | |
5903174 | Landry et al. | May 1999 |
Number | Date | Country |
---|---|---|
03-82140 | Apr 1991 | JP |
11-87667 | Mar 1999 | JP |
Entry |
---|
Saika et al., “A Two-Dimensional Transistor Placement Algorithm for Cell Synthesis and Its Application to Standard Cells,” IEICE Trans. Fundamentals, vol. E80-A, No. 10, pp. 1883-1891 (1997). |
Zimmerman et al., “Low-Power Logic Styles: CMOS Versus Pass-Transistor Logic,” IEEE Journal of Solid-State Circuits, vol. 32, No. 7, pp. 1079-1090 (1997). |
Nikkei BP Company, “Technical Paper of Low-power LSI”, Nikkei Micro Devices, pp. 1-258 (1994). |