Claims
- 1. A semiconductor memory device, comprising:a FERAM cell structure; a SRAM cell structure, and a DRAM cell structure; wherein said FERAM structure, said SRAM cell structure and said DRAM cell structure are on the same substrate and have gate surfaces which are substantially coplanar.
- 2. The semiconductor memory device as claimed in claim 1, further comprising a flash memory cells structure on said same substrate.
- 3. The semiconductor memory device as claimed in claim 1, wherein all of said cell structures have lower gate surfaces which are substantially coplanar.
- 4. The semiconductor memory device as claimed in claim 1, wherein said FERAM cell structure includes a node top surface which is substantially coplanar with a gate top surface of another of said cell structures.
- 5. A semiconductor memory device, comprising:a FERAM cell structure; a SRAM cell structure, and a NVRAM cell structure; wherein all of said cell structures are on the same substrate and include gate surfaces which are substantially coplanar.
- 6. The semiconductor device as claimed in claim 5, wherein at least two of said cell structures have lower gate surfaces which are substantially coplanar.
- 7. A semiconductor memory device, comprising:a DRAM cell structure; an NVRAM cell structure; SRAM cell structure, and a FERAM cell structure; wherein all of said cell structures are on the same substrate and have sate surfaces which are substantially coplanar.
Parent Case Info
This application relates to commonly-owned patent application which is application Ser. No. 09/447,629, now U.S. Pat. No. 6,141,242 entitled Low Cost Mixed Memory Integration with Substantially Coplanar Gate Surfaces by Hsu, et al, filed simultaneously herewith and also to commonly-owned patent application Ser. No. 09/387,059 filed Aug. 31, 1999, entitled New Structure for Low Cost Mixed Memory Integration, New NVRAM Structure, and Process for Forming the Mixed Memory and NVRAM Structures by Hsu, et al.
This application relates also to application Ser. No. 09/159,470, filed Sep. 23, 1998, which is a division of application Ser. No. 09/824,702, filed Apr. 14, 1997—now U.S. Pat. No. 5,880,991, all commonly-owned.
US Referenced Citations (35)
Non-Patent Literature Citations (6)
Entry |
Feb. 1999, Electronic Engineering; Field Programming—the Future: A Progress Report by Ron Neale. |
Thin Solid Films 270—(1995) 584-588 Ferroelectric non-volatile memories for low-voltage, low power applications, by R.F. Jones., Jr., et al. |
IEEE—1997—A High Stability Electrode Technology for Stacked SrBi2Ta2)9 Capacitors Applicable to Advanced Ferroelectric Memory by J. Kudo, et al. |
Advanced 0.5 um FRAM Device Technology With Full Compatibility of Half-Micron CMOS Logic Device IEEE 197 by Tatsuya Yamzaki, et al. |
IBM Docket No.FI9-97-011US3 filed Aug. 31, 1999 s/n 09/387,059; Assaderaghi, et al. entitled: New Structure For Low Cost Mixed Memory Integration, New NVRAM Structure, and Process for Forming the Mixed Memory and NVRAM Structures. |
English Abstract of JP1293569, Nov. 27, 1989. |