Claims
- 1. An integrated circuit package comprising:
a substrate; a layer of dielectric material coupled to the substrate; a first layer of conductive metal plated over selected portions of the dielectric material; a second layer of conductive metal plated over selected portions of the first layer of conductive metal; and at least one fuse embedded in the substrate, the at least one fuse including portions of the first layer of conductive metal and portions of the second layer of conductive metal, the fuse including a first terminal end, a second terminal end and a central portion defining a fusible link extending between the first and second terminal ends, the first and second terminal ends comprising portions of the first layer of conductive metal and portion of the second layer of conductive metal, and the central portion comprising a portion of the first layer of conductive metal.
- 2. The integrated circuit package recited in claim 1, wherein the conductive metal is selected from the group consisting of copper and alloys thereof.
- 3. The integrated circuit package recited in claim 1, wherein the first layer of conductive metal is electroless copper.
- 4. The integrated circuit package recited in claim 1, wherein the second layer of conductive metal is electrolytic copper.
- 5. The integrated circuit package recited in claim 1 wherein the fuse has a dog-bone shape.
- 6. The integrated circuit package recited in claim 1, wherein the fuse has a bow tie shape.
- 7. The integrated circuit package recited in claim 1, wherein the central portion of the at least one fuse has a thickness less than about 2.0 microns.
- 8. The integrated circuit package recited in claim 1, wherein the central portion of the at least one fuse has a thickness of from about 0.80 to 1.0 micron.
- 9. The integrated circuit package recited in claim 1, wherein the central portion of the at least one fuse has a width W of between about 10-100 microns.
- 10. The integrated circuit package recited in claim 1, wherein the central portion of the at least one fuse has a width W of between about 30-40 microns.
- 11. The integrated circuit package recited in claim 1, wherein the central portion of the at least one fuse has a width W of about 10 microns.
- 12. The integrated circuit package recited in claim 1, wherein the central portion of the at least one fuse has a length L of between about 30-100 microns.
- 13. The integrated circuit package recited in claim 1, wherein the central portion of the at least one fuse has a length L of between about 80-100 microns.
- 14. A microprocessor package comprising:
a substrate; a layer of dielectric material coupled to the substrate; a layer of a first conductive material plated over selected portions of the dielectric material; a layer of a second conductive material plated over selected portions of the first conductive material; and a fuse embedded on the substrate, the fuse having a dog-bone shape and including a first terminal end, a second terminal end and a central portion defining a fusible link extending between the first and second ends, the first and second ends comprising portions of the first conductive material and the second conductive material, and the central portion comprising a portion of the first conductive material layer.
- 15. The microprocessor package of claim 14 further comprising at least one additional fuse embedded on the substrate, said at least one additional fuse including a first terminal end, a second terminal end and a central portion defining a fusible link extending between the first and second ends, the first and second ends comprising portions of the first conductive material layer and the second conductive material layer, and the central portion comprising a portion of the first conductive material layer.
- 16. The microprocessor package of claim 14 wherein the first conductive material layer is electroless copper and the central portion of the fuse has a thickness of from about 0.80 to 2.0 microns and a width W between about 10-100 microns.
- 17. A method for forming a programmable package, the method comprising:
providing a substrate having a layer of dielectric material coupled thereto; and fabricating on the substrate at least one fuse having a dog-bone shape including a first terminal end, a second terminal end, and a central portion defining a fusible link extending between the first and second ends by:
forming a layer of a first conductive material over the dielectric material by chemical plating; forming a first resist over at least one selected area of the first conductive material layer; exposing the first resist; developing the first resist; forming a layer of a second conductive material over the first conductive material layer by electrolytic plating to define the first and second terminal ends; removing the first resist; applying a second resist over at least one selected area of the first conductive material layer; exposing the second resist; developing the second resist; etching by electroless etch to remove unexposed areas of the first conductive material layer to form the central portion defining the fusible link of the fuse; and removing the second resist.
- 18. The method of claim 17 wherein the first conductive material is electroless copper.
- 19. The method of claim 18 wherein the second conductive material is electrolytic copper.
- 20. The method of claim 19 further comprising patterning the electroless copper layer and patterning the electrolytic copper layer so that the first and second terminal ends of the fuse include portions of the thin electroless copper layer and the electrolytic copper layer, and the central portion includes a portion of only the thin electroless copper layer.
- 21. The method recited in claim 20 wherein the thin layer of electroless copper has a thickness between about 0.80 to 2.0 microns.
- 22. A method for fabricating a programmable package, the method comprising:
providing a substrate having a layer of dielectric material coupled thereto; and fabricating a fuse on the substrate by:
forming a thin layer of a first conductive material over the dielectric material; forming a layer of a second conductive material over a first portion of the first conductive material layer; and removing a second portion of the first conductive material layer while leaving a third portion of the first conductive material layer, the third portion of the first conductive material layer being patterned to form a path between areas of the first portion thereof.
- 23. The method recited in claim 22 wherein the first conductive material layer is formed over the dielectric material by sputtering.
- 24. The method recited in claim 22 wherein the first conductive material layer is formed over the dielectric material by chemical plating a layer of copper and wherein forming the layer of second conductive material comprises:
applying a first resist over at least one selected area of the thin electroless copper layer; exposing the first resist; developing the first resist; forming a layer of electrolytic copper over the thin electroless copper layer by electrolytic plating; and removing the first resist.
- 25. The method recited in claim 24 wherein removing a second portion of the thin electroless copper layer while leaving a third portion of the thin electroless copper layer, the third portion of the thin electroless copper layer being patterned to form a path between areas of the first portion thereof, comprises:
applying a second resist over the third portion of the thin electroless copper layer; exposing the second resist; developing the second resist; etching by electroless etch to remove the unexposed second portion of the thin electroless copper layer; and removing the second resist.
- 26. A method of fabricating an integrated circuit substrate, the method comprising:
forming a first conductive layer on a dielectric layer; forming a second conductive layer patterned over a first portion of the first conductive layer; patterning the first conductive layer to remove a second portion thereof and retain a third portion thereof, the third portion forming desired interconnects between areas of the first portion.
- 27. The method recited in claim 32 wherein the first conductive layer is a thin electroless copper layer formed by chemical plating.
- 28. The method recited in claim 32 wherein the second conductive layer is copper, and is formed by electrolytic copper plating.
- 29. A method for changing operating characteristics of a device, the method comprising:
providing a device comprising a substrate; fabricating at least one fuse on the substrate, the device having a first set of operating characteristics; and blowing at least one selected fuse, resulting in a device having a second set of operating characteristics.
- 30. The method of claim 29 wherein fabricating the at least one fuse on the substrate comprises fabricating at least one fuse including a first terminal end, a second terminal end, and a central portion defining a fusible link extending between the first and second ends, on the substrate by:
forming a thin layer of electroless copper by chemical plating; forming a first resist over at least one selected area of the thin electroless copper layer; exposing the first resist; developing the first resist; forming a layer of electrolytic copper over the thin electroless copper layer by electrolytic plating to define the first and second terminal ends; removing the first resist; applying a second resist over at least one selected area of the thin electroless copper layer; exposing the second resist; developing the second resist; etching by electroless etch to remove unexposed areas of the thin electroless copper layer to form the central portion defining the fusible link of the fuse; and removing the second resist.
Parent Case Info
[0001] This application is a continuation of U.S. application Ser. No. 10/033,382 filed Dec. 28, 2001.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10033382 |
Dec 2001 |
US |
Child |
10234030 |
Sep 2002 |
US |