Claims
- 1. A CMOS device structure, on a semiconductor substrate, comprising:
- field oxide regions on the surface of said semiconductor substrate;
- a first device region between said field oxide regions;
- a second device region between said field oxide regions;
- a polysilicon gate structure on said semiconductor substrate, in center of said first device region;
- a polysilicon gate structure on said semiconductor substrate, in center of said second device region;
- an insulator sidewall spacer located on sides of said polysilicon gate structures;
- source and drain region in surface of said semiconductor substrate, between said polysilicon gate structure, in said first device region, and said field oxide region;
- source and drain region in surface of said semiconductor substrate, between said polysilicon gate structure, in said second device region, and said field oxide region;
- an insulator layer, between about 10000 to 13000 Angstroms in thickness, on said polysilicon gate structures, on said source and drain region in said first device region, on said source and drain region in said second device region, and on said field oxide regions;
- contact holes, in said insulator layer, to said source and drain region, in said first device region, and to said source and drain region, in said second device region, with each contact hole exhibiting two shapes, a first shape of the contact hole, to a depth between about 4000 to 6000 Angstroms, in said insulator layer, with entire first shape of the contact hole having a diameter between about 1.0 to 1.3 .mu.M, and a second shape of said contact hole, extending between about 6000 to 7000 Angstroms in depth, below said first shape of contact hole, to underlying, said source and drain region, with entire second shape of the contact hole having a diameter between about 0.4 to 0.6 .mu.M; and
- a metallization structure, completely filling said contact hole, contacting said source and drain regions of said first device region, and contacting said source and drain regions of said second device region, with the top surface of said metallization structure, in said contact hole, at the same level as the top surface of said insulator layer.
- 2. The CMOS device structure of claim 1, wherein said first device region is a P well region, with said source and drain regions being N type.
- 3. The CMOS device structure of claim 1, wherein said second device region is an N well region, with said source and drain regions being P type.
Parent Case Info
This is a continuation of Ser. No. 08/697,701, filed on Aug. 27, 1996, now abandoned; which is a div. of Ser. No. 08/572,810, filed Dec. 15, 1995 U.S. Pat. No. 5,573,962.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5134085 |
Gilgen et al. |
Jul 1992 |
|
5334870 |
Katada et al. |
Aug 1994 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
2-277230 |
Nov 1990 |
JPX |
3-21024 |
Jan 1991 |
JPX |
4-102356 |
Apr 1992 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Baker et al., "Transistor Design For Integrated Circuits", IBM Tech. Disc. Bull., vol. 14, No. 4, pp. 1065-1066, Sep. 1971. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
572810 |
Dec 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
697701 |
Aug 1996 |
|