| A.D. Booth, "A signed Binary Multiplication Technique", The Quarterly Journal of Mechanics and Applied Mathematics vol. IV, 1951, pp. 236-240. |
| C.S. Wallace, "A Suggestion for a Fast Multiplier", IEEE Transactions on Electronic Computers, Feb. 1964, pp. 14-17. |
| L. Dadda, Some Schemes for Parallel Multipliers, Alta Frequenzia, vol. XXXIV, No. 5, May 1965, pp. 349-356. |
| L. Dadda, "On Parallel Digital Multipliers", Alta Frequenzia, vol. XLV, No. 10, Oct. 1976, pp. 574-580. |
| P.J. Song, "Circuit and Architecture Trade-offs for High-Speed Multiplication", IEEE Journal of Solid-State Circuits, vol. 26, No. 9, Sep. 1991, pp. 1184-1198. |
| Ching-Long, Su, "Low Power Architecture Design and Compilation Techniques for High-Performance Processors", IEEE Reprint 1063-6390/94, 1994, pp. 489-498. |
| C. Lemonds, "A Low Power 16 by 16 Multiplier Using Transition Reduction Circuitry", Int'l Workshop on L/P Design, Dig. Tech. papers, Apr. 1994, pp. 139-142. |
| Leijten, et al. "Analysis and Reduction of Glitches in Synchronous Networks", European Design & Test Conf., Dig. Tech. papers, Mar. 1995, pp. 398-403. |