Claims
- 1. An integrated circuit comprising an array of programmable logic cells and bondpads for supplying input signals; wherein each cell comprises global routing conductors and a programmable logic element; with a first group of global routing conductors lying parallel to a first axis of the array, and a second group of global routing conductors lying parallel to a second axis; wherein at least the conductors of said first group are continuous across said array and each connected to a bondpad through a programmable input buffer;
- and further comprising at least one programmable cross connect for programmably connecting a given global clock conductor of said first group and a given global clock conductor of said second group;
- and still further comprising a programmable connection for programmably connecting said given global clock conductor of said first group to a clock input of at least one of said programmable logic elements;
- and still further comprising a programmable connection for programmably connecting said given global clock conductor of said second group to a clock input of at least one of said programmable logic elements.
- 2. The integrated circuit of claim 1 wherein at least some of said global routing conductors are each connected at both ends to bondpads through programmable input buffers located on opposite sides of said integrated circuit.
- 3. The integrated circuit of claim 1 wherein all of said global routing conductors are each connected at both ends to bondpads through programmable input buffers located on opposite sides of said integrated circuit.
- 4. The integrated circuit of claim 1 wherein at least some of said global routing conductors are each connected at only one end to a bondpad through a programmable input buffer.
- 5. The integrated circuit of claim 1 wherein all of the signal bondpads on said integrated circuit are connected to programmable input buffers that programmably connect to said global routing conductors.
- 6. The integrated circuit of claim 1 wherein at least half of the signal bondpads on said integrated circuit are connected to programmable input buffers that programmably connect to said global routing conductors.
- 7. The integrated circuit of claim 1 wherein said given global clock conductor of said first group and said given global clock conductor of said second group are programmably connected to clock inputs of the same programmable logic element.
- 8. The integrated circuit of claim 1 wherein the conductors of said second group are also continuous across said array.
Parent Case Info
This application is a continuation of application Ser. No. 08/294,684, filed on Aug. 23, 1994, now abandoned, which is a Division Under Rule 1.60 of application Ser. No. 07/971,501 filed on Nov. 4, 1992, now U.S. Pat. No. 5,384,497.
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0461798 |
Dec 1991 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
971501 |
Nov 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
294684 |
Aug 1994 |
|