Claims
- 1. A method for producing ferroelectric SrxBiyTa2O9 (SBT) or SrxBiy(Ta, Nb)2O9 (SBTN), which comprises:
depositing SrxBiyTa2O9 (SBT) or SrxBiy(Ta, Nb)2O9 (SBTN) on a substrate, where 0.7≦x≦1 and 2.1≦y≦3.0; and performing a heat treatment step at a temperature T1 being less than 700° C., until the SrxBiyTa2O9 (SBT) or the SrxBiy(Ta, Nb)2O9 (SBTN) has adopted a ferroelectric phase.
- 2. The method according to claim 1, which comprises:
after performing the heat treatment step defining a first heat treatment step, performing a second heat treatment step at a temperature T2, where 550° C.≦T2≦700° C.; and simultaneously with performing the second heat treatment step, removing bismuth that evaporates from the SrxBiyTa2O9 (SBT) or the SrxBiy(Ta, Nb)2O9 (SBTN) during the second heat treatment step by pumping out the bismith.
- 3. The method according to claim 1, which comprises:
when performing the step of depositing the SrxBiyTa2O9 (SBT) or the SrxBiy(Ta, Nb)2O9 (SBTN) on the substrate, insuring that y≧2.4; and when performing the heat treatment step, insuring that T1≦660° C.
- 4. The method according to claim 1, which comprises insuring that x lies in a range from 0.7≦x≦0.9.
- 5. The method according to claim 1, which comprises insuring that x=0.85.
- 6. A method for fabricating a ferroelectric storage capacitor, which comprises:
depositing a first electrode layer on a substrate; producing a ferroelectric layer on the first electrode layer by:
depositing SrxBiyTa2O9 (SBT) or SrxBiy(Ta, Nb)2O9 (SBTN) on the first electrode layer, where 0.7≦x≦1 and 2.1≦y≦3.0, and performing a heat treatment step at a temperature T1 being less than 700° C., until the SrxBiyTa2O9 (SBT) or the SrxBiy(Ta, Nb)2O9 (SBTN) has adopted a ferroelectric phase; and depositing a second electrode layer on the ferroelectric layer.
- 7. The method according to claim 6, wherein the first electrode layer and the second electrode layer each include a platinum metal.
- 8. The method according to claim 6, wherein the first electrode layer and the second electrode layer each include platinum, an oxide of a platinum metal, or another conductive oxide.
- 9. A method for producing a semiconductor memory, which comprises:
forming a switching transistor on a semiconductor substrate, the switching transistor having a source region and a drain region; applying an insulation layer to the switching transistor; fabricating a ferroelectric storage capacitor on the insulation layer by:
depositing a first electrode layer on the insulation layer, producing a ferroelectric layer on the first electrode layer by: depositing SrxBiyTa2O9 (SBT) or SrxBiy(Ta, Nb)2O9 (SBTN) on the first electrode layer, where 0.7≦x≦1 and 2.1≦y≦3.0, and performing a heat treatment step at a temperature T1 being less than 700° C., until the SrxBiyTa2O9 (SBT) or the SrxBiy(Ta, Nb)2O9 (SBTN) has adopted a ferroelectric phase, and depositing a second electrode layer on the ferroelectric layer; and performing the step of fabricating the ferroelectric storage capacitor on the insulation layer such that the first electrode layer or the second electrode layer is connected to the source region of the switching transistor or the drain region of the switching transistor.
- 10. The method according to claim 9, wherein the first electrode layer and the second electrode layer each include a platinum metal.
- 11. The method according to claim 9, wherein the first electrode layer and the second electrode layer each include platinum, an oxide of a platinum metal, or another conductive oxide.
- 12. A method for fabricating a semiconductor transistor, which comprises:
forming a source region in a surface of a semiconductor substrate on one side of a channel region and forming a drain region in the surface of the semiconductor substrate on another side of the channel region; producing a ferroelectric layer on the surface of the semiconductor substrate above the channel region by:
depositing SrxBiyTa2O9 (SBT) or SrxBiy(Ta, Nb)2O9 (SBTN) on the surface of the semiconductor substrate, where 0.7≦x≦1 and 2.1≦y≦3.0, and performing a heat treatment step at a temperature T1 being less than 700° C., until the SrxBiyTa2O9 (SBT) or the SrxBiy(Ta, Nb)2O9 (SBTN) has adopted a ferroelectric phase; and applying a gate electrode layer to the ferroelectric layer.
- 13. The method according to claim 12, which comprises:
before performing the step of producing the ferroelectric layer, applying a CeO2 or ZrO2 interlayer to the surface of the semiconductor substrate above the channel region; and when performing the step of producing the ferroelectric layer, producing the ferroelectric layer on the interlayer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 41 699.3 |
Aug 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE01/03160, filed Aug. 14, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE01/03160 |
Aug 2001 |
US |
Child |
10372983 |
Feb 2003 |
US |