The present invention relates to integrated circuits. More particularly, the present invention relates to pre-designing hard macros, or other hierarchically designed entities, within integrated circuits to accommodate a combination of subsequent stage wiring and circuit insertion across the macros.
It is well-known that with increasing circuit densities, timing requirements, and bus capacities in integrated circuit chips, wiring widths must be decreased. Decreased wiring widths, however, leads to increased resistances, impacting the slew rate and path delay of the wiring. Wiring must comply with a maximum slew rate and minimum delay based on the required timing. This wiring problem is aggravated when macro “blocks” occupy otherwise open space on the integrated circuit plan. These macros often interfere with subsequently-designed wiring paths which must comply with the slew rate and delay requirements.
To illustrate these problems, and with reference to
Another option involves re-routing the wiring around the macro along the longer path 20, and using repowering circuits 221 . . . 225 to maintain the required slew rate and path delays while compensating for the excess path length. This approach, however, involves the use of valuable silicon area and power to support the repowering circuits, and may not be sufficient to meet path delay requirements.
What is required, therefore, are techniques for maintaining the required wiring slew rates and path delays across an entire IC in the presence of large, fixed macro blocks.
The present invention addresses the above problems during the design of the macros themselves by preparing the macros for anticipated subsequent stage wiring. The wiring and/or silicon whitespace areas of the macro are designed to accommodate the wiring. In that regard, the present invention, in one aspect is related to a method, system and corresponding computer program products (program code and data structures) directed to designing an IC macro, across which subsequent stage wiring is expected to run. A macro destined for the IC is identified, within which whitespace is identified available to facilitate the subsequent stage wiring running across the macro. The whitespace within the macro is designed especially to accommodate the subsequent stage wiring running across the macro.
The design of the whitespace of the macro may include rearranging wiring whitespace within the macro into at least one routing track to accommodate the wiring. The routing track may extend from one side of the macro to another side thereof and, to provide for decreased resistances, a width of the routing track may be greater than the minimum wiring width of the IC.
During the design of the macro whitespace, silicon whitespace may also be rearranged into circuit areas, optionally corresponding to the rearranged wiring whitespace. The presence of these circuit areas is conveyed through the design process to subsequent stage design, during which active circuits can be “dropped in” to these areas to support the subsequent stage wiring.
The whitespace of the macro may also include shielding to shield the wiring from areas of the macro bounding the whitespace. In one particularly unique embodiment of the present invention, the shielding comprises macro power bussing and/or macro wiring arranged to simultaneously effect shielding.
Other options for designing the macro whitespace to accommodate the subsequent stage wiring include, for example, designing power bussing in the whitespace for support circuits for the subsequent stage wiring. At least one active circuit may be designed into the whitespace to repower a signal within the wiring. For active circuits, pin areas are also designed in the macro for connection to the active circuit and for connection to the wiring, such that chip level design tools can connect the subsequently placed wiring to these accessible pins. The active circuits may be, e.g., repowering buffers or inverters.
In accordance with the present invention, by specially designing the whitespace of the macro to accommodate this subsequent stage wiring, including optional shielding, power bussing and/or active circuits, wiring can be effectively routed across the macro without adverse effects on the slew rate or path delay.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the concluding portion of the specification. The invention, however, both as to organization and method of practice, together with further objects and advantages thereof, may best be understood by reference to the following detailed description of the preferred embodiment(s) and the accompanying drawings in which:
a depicts an exemplary sequence of macro design steps in accordance with the present invention;
b depicts an exemplary sequence of subsequent stage design steps assuming a completed macro design; and
As discussed above, the present invention is directed to the design of macros destined for implementation within subsequent, hierarchically designed stages of an IC, to accommodate wiring of those subsequent stages run across the macro.
With reference to
Those skilled in the art will recognize that known IC design systems support hierarchical design. For example, an IC design may repeatedly employ any one of a number of pre-designed “off-the-shelf” macros, to repeatedly perform the function for which they were previously designed. An IC design may also involve the sequential design of numerous custom macros having individual functions which, when combined in hierarchical design stages, cooperatively perform the desired IC function. The term “macro” is used broadly herein to connote any hierarchically-designed portion of an IC with circuits and wiring designed therein, having a defined function, and whose design has reached a substantially completed stage as defined within the relevant design system such that the macro is expected to perform its function without any further, significant changes thereto.
The present invention is directed to designing the macros to accommodate wiring not necessarily known yet, but which is expected to be run across the macro in subsequent, hierarchically designed stages of the IC. This is especially important for large macros which designers can safely assume will probably interfere with wiring in the subsequent stages, because of their size.
In accordance with the present invention, wiring tracks 134 and 144 and/or circuit areas 139 and 149 have been pre-designed into macro 112 to accommodate wiring 118 and 120 of subsequent hierarchical design stages, while maintaining the requisite slew rate and path delay of the wiring. (The term “across” is used broadly herein to connote any type of traversal of the macro by the wiring including over, under, through, etc. As discussed below, the “whitespace” within the macro designed to accommodate the wiring may have limitations such that straight paths are not possible. Therefore, the routing tracks may not take the straight paths depicted, but may follow circuitous routes “across” the macro.)
The wiring tracks 134 and 144, and/or circuit areas 139 and 149, have been designed into the macro by rearranging the remnant whitespace of the macro (e.g., the whitespace areas 241 . . . 244 of macro 12 of
The rearranged whitespace can be wiring whitespace, silicon whitespace, a combination thereof, or any other type of excess space in the macro. Silicon whitespace connotes that which can support actual circuitry, while wiring whitespace connotes any open area on any wiring level in the macro.
Wiring tracks 134, 144 are normally comprised of rearranged wiring whitespace, however, additional areas of silicon whitespace can be rearranged into circuit areas 139 and 149 corresponding to the rearranged wiring whitespace to support additional, wiring support circuitry (either designed in during macro design, or designed in during subsequent stage design).
Alternatively, silicon whitespace can be rearranged into areas 139 and 149 alone to support additional, wiring support circuitry (either designed in during macro design, or designed in during higher stage design), without a rearrangement of any wiring whitespace into tracks.
The wiring is usually sized at a minimum width as it runs across the IC, for example, section 119 of wiring 118. In accordance with the present invention, routing track 134 (and the wiring section 118 through this track) are sized greater than the minimum IC wiring width, and preferably greater than about twice the minimum IC wiring width (e.g., twice the width), to support the proper slew rate and delay across the macro.
Additional features can be designed into the macro to support subsequent stage wiring across the macro, in accordance with the present invention. For example, power bussing 137 and 147 can be placed into the anticipated wiring areas for support circuitry used to support the wiring. In addition, the routing tracks can be bounded by shielding 136, 138, 146, 148 between sensitive areas of the macro and the routing tracks to minimize interference between these regions. In one embodiment, this shielding can be implemented with rearranged macro wiring and/or rearranged macro power busing.
The need for specially designed areas to support wiring inside macros is especially useful for very large macros, when the semiconductor technology wire definition cannot support routing across these large macro cells due to a combination of resistance and capacitance of the wires. The process of determining the minimum macro width which requires these openings includes examining multiple wire widths, electromigration, and output slew rate limits for a number of different wire lengths and high power level buffers or inverter cells. The high power level buffers or inverter cells typically would be required to cross the large macro cells. Floorplanning can try to reduce the number of critical paths which must cross large macro cells but cannot completely eliminate them. A worst case data switching frequency can be estimated by taking the half expected maximum clock frequency supported by the technology and using this value in the electromigration calculation. These and other calculations can be used to determine the widths of macros likely to require redesigned whitespace for subsequent stage wiring.
In addition to, or in place of, the generally “passive” modifications made to the macro set forth in
With reference to the IC 200 and macro 212 combination of
These active support circuits can be placed in rearranged silicon whitespace areas 2301, 2302 and 2401, 2402, respectively, during the design of the macro, which, as discussed above, can themselves be arranged to correspond to routing tracks 234 and 244, respectively.
Alternatively, in a preferred embodiment, support circuits can be placed in the rearranged silicon whitespace areas during the design of the subsequent hierarchical stage. Here, rather than seeing the macro as a fixed block, the design system is alerted to the presence of the rearranged whitespace in the macro and its availability to support circuitry for wiring. Repowering circuits can be designed into this whitespace (e.g., well contacts, latches, buffers and/or inverters). In one embodiment, latches can be designed, possibly in series across the length of the wiring path, for multi-cycle propagation of a signal across the wiring path. Pre-placed powering can be used for these circuits (e.g., bussing 137, 147 of
In another embodiment of the present invention, with reference to the IC 300 and macro 312 combination of
The macro design steps of the present invention are depicted in flow diagram 1000 of
As stated above, any one of these design options can be invoked, or any combination thereof, in accordance with the principles of the present invention.
With reference to the subsequent stage design sequence 2000 of
At this point, the design of the IC may be completed (Step 2040), and the IC is implemented and produced with the macro embedded therein, having the subsequent stage wiring running across the macro (Step 2050).
With reference to
By pre-designing macros in anticipation of subsequent stage wiring requirements, greater flexibility is provided during the design of the subsequent stage, and slew rate and path delay requirements (timing closure) is greatly facilitated.
While the invention has been particularly shown and described with reference to preferred embodiment(s) thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention.
This application is a divisional of U.S. patent application Ser. No. 10/403,626, filed Mar. 31, 2003 now U.S. Pat. No. 6,883,155, entitled “Macro Design Techniques To Accommodate Chip Level Wiring and Circuit Placement Across the Macro”, which is a divisional of U.S. patent application Ser. No. 09/526,198, filed Mar. 15, 2000 now U.S. Pat. No. 6,543,040, entitled “Macro Design Techniques To Accommodate Chip Level Wiring and Circuit Placement Across the Macro”, the entirety of each of which is hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5072402 | Ashtaputre et al. | Dec 1991 | A |
5349248 | Parlour et al. | Sep 1994 | A |
5485396 | Brasen et al. | Jan 1996 | A |
5498979 | Parlour et al. | Mar 1996 | A |
5550839 | Buch et al. | Aug 1996 | A |
5623420 | Yee et al. | Apr 1997 | A |
5638288 | Deeley | Jun 1997 | A |
5761078 | Fuller et al. | Jun 1998 | A |
5894482 | Motohara | Apr 1999 | A |
5987241 | Goldberg et al. | Nov 1999 | A |
6226775 | Yamada | May 2001 | B1 |
6253364 | Tanaka et al. | Jun 2001 | B1 |
6378121 | Hiraga | Apr 2002 | B1 |
Number | Date | Country |
---|---|---|
3-50848 | Mar 1991 | JP |
PUPA 04-044342 | Dec 1992 | JP |
PUPA 05-151313 | Jun 1993 | JP |
7-14927 | Jul 1995 | JP |
PUPA 09-116018 | May 1997 | JP |
9-64190 | Sep 1997 | JP |
PUPA 10-223869 | Aug 1998 | JP |
PUPA 10-256382 | Sep 1998 | JP |
10-92939 | Oct 1998 | JP |
PUPA 11-067923 | Mar 1999 | JP |
Number | Date | Country | |
---|---|---|---|
20050039153 A1 | Feb 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10403626 | Mar 2003 | US |
Child | 10946552 | US | |
Parent | 09526198 | Mar 2000 | US |
Child | 10403626 | US |