Claims
- 1. A structure for a programmable logic circuit comprising:
- a plurality of macrocells each having:
- product term input signals;
- a dedicated product term input signal;
- a logic gate which receives at least the product term input signals and signals from a plurality of macrocells including from other than adjacent macrocells, and generates an output signal therefrom;
- a flip flop having an input terminal;
- a multiplexer having a first state and a second state, wherein the first state directs the output signal to the flip flop input terminal and the second state directs the dedicated product term input signal to the flip flop input terminal.
- 2. The structure of claim 1, wherein the output signal is cascaded through a plurality of other macrocells.
- 3. The structure of claim 1, wherein the flip flop is a D flip flop.
- 4. The structure of claim 3, wherein in the first state, the dedicated product term input signal is directed to a reset terminal of the D flip flop.
- 5. The structure of claim 1, wherein said output signal and said another signal are the only sources of signals to said input terminal of said flip flop.
- 6. A method for directing signals in a programmable logic circuit, comprising:
- coupling a plurality of product term input signals to the input terminals of a logic gate in a first macrocell, wherein the logic gate generates an output signal;
- coupling a dedicated product term input signal to an input terminal of the first macrocell;
- in a first state, directing the output signal to a memory element within the first macrocell; and
- in a second state, directing the output signal to a macrocell within the logic circuit but different from the first macrocell, and directing the dedicated product term input signal to the memory element within the first macrocell.
- 7. The method of claim 6, wherein in the second state, macrocells within the logic circuit but different from the first macrocell, include macrocells not adjacent to the first macrocell.
Parent Case Info
This application is a division of application Ser. No. 08/010,378, filed Jan. 28, 1993, now abandoned.
US Referenced Citations (11)
Non-Patent Literature Citations (2)
Entry |
Weste et al.; "Principles of CMOS VLSI Design, A Systems Perspective"; .COPYRGT.1985 by AT&T Bell Laboratories, Inc. and Kamran Eshraghian; pp. 182-183. |
Advanced Micro Devices "MACH.TM. Family Data Book, High Density EE CMOS Programmable Logic, Q2 1991 Data Book", Copyright 1991 Advanced Micro Devices, Inc. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
10378 |
Jan 1993 |
|