Magneto resistance random access memory element

Information

  • Patent Grant
  • 7184300
  • Patent Number
    7,184,300
  • Date Filed
    Thursday, January 9, 2003
    21 years ago
  • Date Issued
    Tuesday, February 27, 2007
    17 years ago
Abstract
A method to switch a scalable magnetoresistive memory cell including the steps of providing a magnetoresistive memory device sandwiched between a word line and a digit line so that current waveforms can be applied to the word and digit lines at various times to cause a magnetic field flux to rotate the effective magnetic moment vector of the device by approximately 180°. The magnetoresistive memory device includes N ferromagnetic layers that are anti-ferromagnetically coupled. N can be adjusted to change the magnetic switching volume of the device.
Description
FIELD OF THE INVENTION

This invention relates to semiconductor memory devices.


More particularly, the present invention relates to semiconductor random access memory devices that utilize a magnetic field.


BACKGROUND OF THE INVENTION

Non-volatile memory devices are an extremely important component in electronic systems. FLASH is the major non-volatile memory device in use today. Typical non-volatile memory devices use charges trapped in a floating oxide layer to store information. Disadvantages of FLASH memory include high voltage requirements and slow program and erase times. Also, FLASH memory has a poor write endurance of 104–106 cycles before memory failure. In addition, to maintain reasonable data retention, the scaling of the gate oxide is restricted by the tunneling barrier seen by the electrons. Hence, FLASH memory is limited in the dimensions to which it can be scaled.


To overcome these shortcomings, magnetic memory devices are being evaluated. One such device is magnetoresistive RAM (hereinafter referred to as “MRAM”). To be commercially practical, however, MRAM must have comparable memory density to current memory technologies, be scalable for future generations, operate at low voltages, have low power consumption, and have competitive read/write speeds.


For an MRAM device, the stability of the nonvolatile memory state, the repeatability of the read/write cycles, and the memory element-to-element switching field uniformity are three of the most important aspects of its design characteristics. A memory state in MRAM is not maintained by power, but rather by the direction of the magnetic moment vector. Storing data is accomplished by applying magnetic fields and causing a magnetic material in a MRAM device to be magnetized into either of two possible memory states. Recalling data is accomplished by sensing the resistive differences in the MRAM device between the two states. The magnetic fields for writing are created by passing currents through strip lines external to the magnetic structure or through the magnetic structures themselves.


As the lateral dimension of an MRAM device decreases, three problems occur. First, the switching field increases for a given shape and film thickness, requiring a larger magnetic field to switch. Second, the total switching volume is reduced so that the energy barrier for reversal decreases. The energy barrier refers to the amount of energy needed to switch the magnetic moment vector from one state to the other. The energy barrier determines the data retention and error rate of the MRAM device and unintended reversals can occur due to thermofluctuations (superparamagnetism) if the barrier is too small. A major problem with having a small energy barrier is that it becomes extremely difficult to selectively switch one MRAM device in an array. Selectablility allows switching without inadvertently switching other MRAM devices. Finally, because the switching field is produced by shape, the switching field becomes more sensitive to shape variations as the MRAM device decreases in size. With photolithography scaling becoming more difficult at smaller dimensions, MRAM devices will have difficulty maintaining tight switching distributions.


It would be highly advantageous, therefore, to remedy the foregoing and other deficiencies inherent in the prior art.


Accordingly, it is an object of the present invention to provide a new and improved method of writing to a magnetoresistive random access memory device.


It is an object of the present invention to provide a new and improved method of writing to a magnetoresistive random access memory device which is highly selectable.


It is another object of the present invention to provide a new and improved method of writing to a magnetoresistive random access memory device which has an improved error rate.


It is another object of the present invention to provide a new and improved method of writing to a magnetoresistive random access memory device which has a switching field that is less dependant on shape.


SUMMARY OF THE INVENTION

To achieve the objects and advantages specified above and others, a method of writing to a scalable magnetoresistive memory array is disclosed. The memory array includes a number of scalable magnetoresistive memory devices. For simplicity, we will look at how the writing method applies to a single MRAM device, but it will be understood that the writing method applies to any number of MRAM devices.


The MRAM device used to illustrate the writing method includes a word line and a digit line positioned adjacent to a magnetoresistive memory element. The magnetoresistive memory element includes a pinned magnetic region positioned adjacent to the digit line. A tunneling barrier is positioned on the pinned magnetic region. A free magnetic region is then positioned on the tunneling barrier and adjacent to the word line. In the preferred embodiment, the pinned magnetic region has a resultant magnetic moment vector that is fixed in a preferred direction. Also, in the preferred embodiment, the free magnetic region includes synthetic anti-ferromagnetic (hereinafter referred to as “SAF”) layer material. The synthetic anti-ferromagnetic layer material includes N anti-ferromagnetically coupled layers of a ferromagnetic material, where N is a whole number greater than or equal to two. The N layers define a magnetic switching volume that can be adjusted by changing N. In the preferred embodiment, the N ferromagnetic layers are anti-ferromagnetically coupled by sandwiching an anti-ferromagnetic coupling spacer layer between each adjacent ferromagnetic layer. Further, each N layer has a moment adjusted to provide an optimized writing mode.


In the preferred embodiment, N is equal to two so that the synthetic anti-ferromagnetic layer material is a tri-layer structure of a ferromagnetic layer/anti-ferromagnetic coupling spacer layer/ferromagnetic layer. The two ferromagnetic layers in the tri-layer structure have magnetic moment vectors M1 and M2, respectively, and the magnetic moment vectors are usually oriented anti-parallel by the coupling of the anti-ferromagnetic coupling spacer layer. Anti-ferromagnetic coupling is also generated by the magnetostatic fields of the layers in the MRAM structure. Therefore, the spacer layer need not necessarily provide any additional antiferromagnetic coupling beyond eliminating the ferromagnetic coupling between the two magnetic layers. More information as to the MRAM device used to illustrate the writing method can be found in a copending U.S. patent application entitled “Magnetoresistance Random Access Memory for Improved Scalability” filed of even date herewith, and incorporated herein by reference.


The magnetic moment vectors in the two ferromagnetic layers in the MRAM device can have different thicknesses or material to provide a resultant magnetic moment vector given by ΔM=(M2−M1) and a sub-layer moment fractional balance ratio,







M
br

=



(


M
2

-

M
1


)


(


M
2

+

M
1


)


=



Δ





M


M
total


.







The resultant magnetic moment vector of the tri-layer structure is free to rotate with an applied magnetic field. In zero field the resultant magnetic moment vector will be stable in a direction, determined by the magnetic anisotropy, that is either parallel or anti-parallel with respect to the resultant magnetic moment vector of the pinned reference layer. It will be understood that the term “resultant magnetic moment vector” is used only for purposes of this description and for the case of totally balanced moments, the resultant magnetic moment vector can be zero in the absence of a magnetic field. As described below, only the sub-layer magnetic moment vectors adjacent to the tunnel barrier determine the state of the memory.


The current through the MRAM device depends on the tunneling magnetoresistance, which is governed by the relative orientation of the magnetic moment vectors of the free and pinned layers directly adjacent to the tunneling barrier. If the magnetic moment vectors are parallel, then the MRAM device resistance is low and a voltage bias will induce a larger current through the device. This state is defined as a “1”. If the magnetic moment vectors are anti-parallel, then the MRAM device resistance is high and an applied voltage bias will induce a smaller current through the device. This state is defined as a “0”. It will be understood that these definitions are arbitrary and could be reversed, but are used in this example for illustrative purposes. Thus, in magnetoresistive memory, data storage is accomplished by applying magnetic fields that cause the magnetic moment vectors in the MRAM device to be orientated either one of parallel and anti-parallel directions relative to the magnetic moment vector in the pinned reference layer.


The method of writing to the scalable MRAM device relies on the phenomenon of “spin-flop” for a nearly balanced SAF tri-layer structure. Here, the term “nearly balanced” is defined such that the magnitude of the sub-layer moment fractional balance ratio is in the range 0≦|Mbr|≦0.1. The spin-flop phenomenon lowers the total magnetic energy in an applied field by rotating the magnetic moment vectors of the ferromagnetic layers so that they are nominally orthogonal to the applied field direction but still predominantly anti-parallel to one another. The rotation, or flop, combined with a small deflection of each ferromagnetic magnetic moment vector in the direction of the applied field accounts for the decrease in total magnetic energy.


In general, using the flop phenomenon and a timed pulse sequence, the MRAM device can be written to using two distinct modes; a direct write mode or a toggle write mode. These modes are achieved using the same timed pulse sequence as will be described, but differ in the choice of magnetic sub-layer moment and polarity and magnitude of the magnetic field applied.


Each writing method has its advantages. For example, when using the direct write mode, there is no need to determine the initial state of the MRAM device because the state is only switched if the state being written is different from the state that is stored. Although the direct writing method does not require knowledge of the state of the MRAM device before the writing sequence is initiated, it does require changing the polarity of both the word and digit line depending on which state is desired.


When using the toggle writing method, there is a need to determine the initial state of the MRAM device before writing because the state will be switched every time the same polarity pulse sequence is generated from both the word and digit lines. Thus, the toggle write mode works by reading the stored memory state and comparing that state with the new state to be written. After comparison, the MRAM device is only written to if the stored state and the new state are different.


The MRAM device is constructed such that the magnetic anisotropy axis is ideally at a 45° angle to the word and digit lines. Hence, the magnetic moment vectors M1 and M2 are oriented in a preferred direction at a 45° angle to the directions of the word line and digit line at a time t0. As an example of the writing method, to switch the state of the MRAM device using either a direct or toggle write, the following current pulse sequence is used. At a time t1, the word current is increased and M1 and M2 begin to rotate either clockwise or counterclockwise, depending on the direction of the word current, to align themselves nominally orthogonal to the field direction due to the spin-flop effect. At a time t2, the digit current is switched on. The digit current flows in a direction such that M1 and M2 are further rotated in the same direction as the rotation caused by the digit line magnetic field. At this point in time, both the word line current and the digit line current are on, with M1 and M2 being nominally orthogonal to the net magnetic field direction, which is 45° with respect to the current lines.


It is important to realize that when only one current is on, the magnetic field will cause M1 and M2 to align nominally in a direction parallel to either the word line or digit line. However, if both currents are on, then M1 and M2 will align nominally orthogonal to a 45° angle to the word line and digit line.


At a time t3, the word line current is switched off, so that M1 and M2 are being rotated only by the digit line magnetic field. At this point, M1 and M2 have generally been rotated past their hard-axis instability points. At a time t4, the digit line current is switched off and M1 and M2 will align along the preferred anisotropy axis. At this point in time, M1 and M2 have been rotated 180° and the MRAM device has been switched. Thus, by sequentially switching the word and digit currents on and off, M1 and M2 of the MRAM device can be rotated by 180° so that the state of the device is switched.





BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing and further and more specific objects and advantages of the instant invention will become readily apparent to those skilled in the art from the following detailed description of a preferred embodiment thereof taken in conjunction with the following drawings:



FIG. 1 is a simplified sectional view of a magnetoresistive random access memory device;



FIG. 2 is a simplified plan view of a magnetoresistive random access memory device with word and digit lines;



FIG. 3 is a graph illustrating a simulation of the magnetic field amplitude combinations that produce the direct or toggle write mode in the magnetoresistive random access memory device;



FIG. 4 is a graph illustrating the timing diagram of the word current and the digit current when both are turned on;



FIG. 5 is a diagram illustrating the rotation of the magnetic moment vectors for a magnetoresistive random access memory device for the toggle write mode when writing a ‘1’ to a ‘0’;



FIG. 6 is a diagram illustrating the rotation of the magnetic moment vectors for a magnetoresistive random access memory device for the toggle write mode when writing a ‘0’ to a ‘1’;



FIG. 7 is a graph illustrating the rotation of the magnetic moment vectors for a magnetoresistive random access memory device for the direct write mode when writing a ‘1’ to a ‘0’;



FIG. 8 is a graph illustrating the rotation of the magnetic moment vectors for a magnetoresistive random access memory device for the direct write mode when writing a ‘0’ to a state that is already a ‘0’;



FIG. 9 is a graph illustrating the timing diagram of the word current and the digit current when only the digit current is turned on; and



FIG. 10 is a graph illustrating the rotation of the magnetic moment vectors for a magnetoresistive random access memory device when only the digit current is turned on.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

Turn now to FIG. 1, which illustrates a simplified sectional view of an MRAM array 3 in accordance with the present invention. In this illustration, only a single magnetoresistive memory device 10 is shown, but it will be understood that MRAM array 3 consists of a number of MRAM devices 10 and we are showing only one such device for simplicity in describing the writing method.


MRAM device 10 is sandwiched therebetween a word line 20 and a digit line 30. Word line 20 and digit line 30 include conductive material such that a current can be passed therethrough. In this illustration, word line 20 is positioned on top of MRAM device 10 and digit line 30 is positioned on the bottom of MRAM device 10 and is directed at a 90° angle to word line 20 (See FIG. 2).


MRAM device 10 includes a first magnetic region 15, a tunneling barrier 16, and a second magnetic region 17, wherein tunneling barrier 16 is sandwiched therebetween first magnetic region 15 and second magnetic region 17. In the preferred embodiment, magnetic region 15 includes a tri-layer structure 18, which has an anti-ferromagnetic coupling spacer layer 65 sandwiched therebetween two ferromagnetic layers 45 and 55. Anti-ferromagnetic coupling spacer layer 65 has a thickness 86 and ferromagnetic layers 45 and 55 have thicknesses 41 and 51, respectively. Further, magnetic region 17 has a tri-layer structure 19, which has an anti-ferromagnetic coupling spacer layer 66 sandwiched therebetween two ferromagnetic layers 46 and 56. Anti-ferromagnetic coupling spacer layer 66 has a thickness 87 and ferromagnetic layers 46 and 56 have thicknesses 42 and 52, respectively.


Generally, anti-ferromagnetic coupling spacer layers 65 and 66 include at least one of the elements Ru, Os, Re, Cr, Rh, Cu, or combinations thereof. Further, ferromagnetic layers 45, 55, 46, and 56 include at least one of elements Ni, Fe, Mn, Co, or combinations thereof. Also, it will be understood that magnetic regions 15 and 17 can include synthetic anti-ferromagnetic layer material structures other than tri-layer structures and the use of tri-layer structures in this embodiment is for illustrative purposes only. For example, one such synthetic anti-ferromagnetic layer material structure could include a five-layer stack of a ferromagnetic layer/anti-ferromagnetic coupling spacer layer/ferromagnetic layer/anti-ferromagnetic coupling spacer layer/ferromagnetic layer structure.


Ferromagnetic layers 45 and 55 each have a magnetic moment vector 57 and 53, respectively, that are usually held anti-parallel by coupling of the anti-ferromagnetic coupling spacer layer 65. Also, magnetic region 15 has a resultant magnetic moment vector 40 and magnetic region 17 has a resultant magnetic moment vector 50. Resultant magnetic moment vectors 40 and 50 are oriented along an anisotropy easy-axis in a direction that is at an angle, preferably 45°, from word line 20 and digit line 30 (See FIG. 2). Further, magnetic region 15 is a free ferromagnetic region, meaning that resultant magnetic moment vector 40 is free to rotate in the presence of an applied magnetic field. Magnetic region 17 is a pinned ferromagnetic region, meaning that resultant magnetic moment vector 50 is not free to rotate in the presence of a moderate applied magnetic field and is used as the reference layer.


While anti-ferromagnetic coupling layers are illustrated between the two ferromagnetic layers in each tri-layer structure 18, it will be understood that the ferromagnetic layers could be anti-ferromagnetically coupled through other means, such as magnetostatic fields or other features. For example, when the aspect ratio of a cell is reduced to five or less, the ferromagnetic layers are anti-parallel coupled from magnetostatic flux closure.


In the preferred embodiment, MRAM device 10 has tri-layer structures 18 that have a length/width ratio in a range of 1 to 5 for a non-circular plan. However, we illustrate a plan that is circular (See FIG. 2). MRAM device 10 is circular in shape in the preferred embodiment to minimize the contribution to the switching field from shape anisotropy and also because it is easier to use photolithographic processing to scale the device to smaller dimensions laterally. However, it will be understood that MRAM device 10 can have other shapes, such as square, elliptical, rectangular, or diamond, but is illustrated as being circular for simplicity and improved performance.


Further, during fabrication of MRAM array 3, each succeeding layer (i.e. 30, 55, 65, etc.) is deposited or otherwise formed in sequence and each MRAM device 10 may be defined by selective deposition, photolithography processing, etching, etc. in any of the techniques known in the semiconductor industry. During deposition of at least the ferromagnetic layers 45 and 55, a magnetic field is provided to set a preferred easy magnetic axis for this pair (induced anisotropy). The provided magnetic field creates a preferred anisotropy axis for magnetic moment vectors 53 and 57. The preferred axis is chosen to be at a 45° angle between word line 20 and digit line 30, as will be discussed presently.


Turn now to FIG. 2, which illustrates a simplified plan view of a MRAM array 3 in accordance with the present invention. To simplify the description of MRAM device 10, all directions will be referenced to an x- and y-coordinate system 100 as shown and to a clockwise rotation direction 94 and a counter-clockwise rotation direction 96. To further simplify the description, it is again assumed that N is equal to two so that MRAM device 10 includes one tri-layer structure in region 15 with magnetic moment vectors 53 and 57, as well as resultant magnetic moment vector 40. Also, only the magnetic moment vectors of region 15 are illustrated since they will be switched.


To illustrate how the writing methods work, it is assumed that a preferred anisotropy axis for magnetic moment vectors 53 and 57 is directed at a 45° angle relative to the negative x- and negative y-directions and at a 45° angle relative to the positive x- and positive y-directions. As an example, FIG. 2 shows that magnetic moment vector 53 is directed at a 45° angle relative to the negative x- and negative y-directions. Since magnetic moment vector 57 is generally oriented anti-parallel to magnetic moment vector 53, it is directed at a 45° angle relative to the positive x- and positive y-directions. This initial orientation will be used to show examples of the writing methods, as will be discussed presently.


In the preferred embodiment, a word current 60 is defined as being positive if flowing in a positive x-direction and a digit current 70 is defined as being positive if flowing in a positive y-direction. The purpose of word line 20 and digit line 30 is to create a magnetic field within MRAM device 10. A positive word current 60 will induce a circumferential word magnetic field, HW 80, and a positive digit current 70 will induce a circumferential digit magnetic field, HD 90. Since word line 20 is above MRAM device 10, in the plane of the element, HW 80 will be applied to MRAM device 10 in the positive y-direction for a positive word current 60. Similarly, since digit line 30 is below MRAM device 10, in the plane of the element, HD 90 will be applied to MRAM device 10 in the positive x-direction for a positive digit current 70. It will be understood that the definitions for positive and negative current flow are arbitrary and are defined here for illustrative purposes. The effect of reversing the current flow is to change the direction of the magnetic field induced within MRAM device 10. The behavior of a current induced magnetic field is well known to those skilled in the art and will not be elaborated upon further here.


Turn now to FIG. 3, which illustrates the simulated switching behavior of a SAF tri-layer structure. The simulation consists of two single domain magnetic layers that have close to the same moment (a nearly balanced SAF) with an intrinsic anisotropy, are coupled anti-ferromagnetically, and whose magnetization dynamics are described by the Landau-Lifshitz equation. The x-axis is the word line magnetic field amplitude in Oersteds, and the y-axis is the digit line magnetic field amplitude in Oersteds. The magnetic fields are applied in a pulse sequence 100 as shown in FIG. 4 wherein pulse sequence 100 includes word current 60 and digit current 70 as functions of time.


There are three regions of operation illustrated in FIG. 3. In a region 92 there is no switching. For MRAM operation in a region 95, the direct writing method is in effect. When using the direct writing method, there is no need to determine the initial state of the MRAM device because the state is only switched if the state being written is different from the state that is stored. The selection of the written state is determined by the direction of current in both word line 20 and digit line 30. For example, if a ‘1’ is desired to be written, then the direction of current in both lines will be positive. If a ‘1’ is already stored in the element and a ‘1’ is being written, then the final state of the MRAM device will continue to be a ‘1’. Further, if a ‘0’ is stored and a ‘1’ is being written with positive currents, then the final state of the MRAM device will be a ‘1’. Similar results are obtained when writing a ‘0’ by using negative currents in both the word and digit lines. Hence, either state can be programmed to the desired ‘1’ or ‘0’ with the appropriate polarity of current pulses, regardless of its initial state. Throughout this disclosure, operation in region 95 will be defined as “direct write mode”.


For MRAM operation in a region 97, the toggle writing method is in effect. When using the toggle writing method, there is a need to determine the initial state of the MRAM device before writing because the state is switched every time the MRAM device is written to, regardless of the direction of the currents as long as the same polarity current pulses are chosen for both word line 20 and digit line 30. For example, if a ‘1’ is initially stored then the state of the device will be switched to a ‘0’ after one positive current pulse sequence is flowed through the word and digit lines. Repeating the positive current pulse sequence on the stored ‘0’ state returns it to a ‘1’. Thus, to be able to write the memory element into the desired state, the initial state of MRAM device 10 must first be read and compared to the state to be written. The reading and comparing may require additional logic circuitry, including a buffer for storing information and a comparator for comparing memory states. MRAM device 10 is then written to only if the stored state and the state to be written are different. One of the advantages of this method is that the power consumed is lowered because only the differing bits are switched. An additional advantage of using the toggle writing method is that only uni-polar voltages are required and, consequently, smaller N-channel transistors can be used to drive the MRAM device. Throughout this disclosure, operation in region 97 will be defined as “toggle write mode”.


Both writing methods involve supplying currents in word line 20 and digit line 30 such that magnetic moment vectors 53 and 57 can be oriented in one of two preferred directions as discussed previously. To fully elucidate the two switching modes, specific examples describing the time evolution of magnetic moment vectors 53, 57, and 40 are now given.


Turn now to FIG. 5 which illustrates the toggle write mode for writing a ‘1’ to a ‘0’ using pulse sequence 100. In this illustration at time t0, magnetic moment vectors 53 and 57 are oriented in the preferred directions as shown in FIG. 2. This orientation will be defined as a ‘1’.


At a time t1, a positive word current 60 is turned on, which induces HW 80 to be directed in the positive y-direction. The effect of positive HW 80 is to cause the nearly balanced anti-aligned MRAM tri-layer to “FLOP” and become oriented approximately 90° to the applied field direction. The finite anti-ferromagnetic exchange interaction between ferromagnetic layers 45 and 55 will allow magnetic moment vectors 53 and 57 to now deflect at a small angle toward the magnetic field direction and resultant magnetic moment vector 40 will subtend the angle between magnetic moment vectors 53 and 57 and will align with HW 80. Hence, magnetic moment vector 53 is rotated in clockwise direction 94. Since resultant magnetic moment vector 40 is the vector addition of magnetic moment vectors 53 and 57, magnetic moment vector 57 is also rotated in clockwise direction 94.


At a time t2, positive digit current 70 is turned on, which induces positive HD 90. Consequently, resultant magnetic moment vector 40 is being simultaneously directed in the positive y-direction by HW 80 and the positive x-direction by HD 90, which has the effect of causing effective magnetic moment vector 40 to further rotate in clockwise direction 94 until it is generally oriented at a 45° angle between the positive x- and positive y-directions. Consequently, magnetic moment vectors 53 and 57 will also further rotate in clockwise direction 94.


At a time t3, word current 60 is turned off so that now only HD 90 is directing resultant magnetic moment vector 40, which will now be oriented in the positive x-direction. Both magnetic moment vectors 53 and 57 will now generally be directed at angles passed their anisotropy hard-axis instability points.


At a time t4, digit current 70 is turned off so a magnetic field force is not acting upon resultant magnetic moment vector 40. Consequently, magnetic moment vectors 53 and 57 will become oriented in their nearest preferred directions to minimize the anisotropy energy. In this case, the preferred direction for magnetic moment vector 53 is at a 45° angle relative to the positive y- and positive x-directions. This preferred direction is also 180° from the initial direction of magnetic moment vector 53 at time t0 and is defined as ‘0’. Hence, MRAM device 10 has been switched to a ‘0’. It will be understood that MRAM device 10 could also be switched by rotating magnetic moment vectors 53, 57, and 40 in counter clockwise direction 96 by using negative currents in both word line 20 and digit line 30, but is shown otherwise for illustrative purposes.


Turn now to FIG. 6 which illustrates the toggle write mode for writing a ‘0’ to a ‘1’ using pulse sequence 100. Illustrated are the magnetic moment vectors 53 and 57, as well as resultant magnetic moment vector 40, at each of the times t0, t1, t2, t3, and t4 as described previously showing the ability to switch the state of MRAM device 10 from ‘0’ to ‘1’ with the same current and magnetic field directions. Hence, the state of MRAM device 10 is written to with toggle write mode, which corresponds to region 97 in FIG. 3.


For the direct write mode, it is assumed that magnetic moment vector 53 is larger in magnitude than magnetic moment vector 57, so that magnetic moment vector 40 points in the same direction as magnetic moment vector 53, but has a smaller magnitude in zero field. This unbalanced moment allows the dipole energy, which tends to align the total moment with the applied field, to break the symmetry of the nearly balanced SAF. Hence, switching can occur only in one direction for a given polarity of current.


Turn now to FIG. 7 which illustrates an example of writing a ‘1’ to a ‘0’ using the direct write mode using pulse sequence 100. Here again, the memory state is initially a ‘1’ with magnetic moment vector 53 directed 45° with respect to the negative x- and negative y-directions and magnetic moment vector 57 directed 452 with respect to the positive x- and positive y-directions. Following the pulse sequence as described above with positive word current 60 and positive digit current 70, the writing occurs in a similar manner as the toggle write mode as described previously. Note that the moments again ‘FLOP’ at a time t1, but the resulting angle is canted from 90° due to the unbalanced moment and anisotropy. After time t4, MRAM device 10 has been switched to the ‘0’ state with resultant magnetic moment 40 oriented at a 45° angle in the positive x- and positive y-directions as desired. Similar results are obtained when writing a ‘0’ to a ‘1’ only now with negative word current 60 and negative digit current 70.


Turn now to FIG. 8 which illustrates an example of writing using the direct write mode when the new state is the same as the state already stored. In this example, a ‘0’ is already stored in MRAM device 10 and current pulse sequence 100 is now repeated to store a ‘0’. Magnetic moment vectors 53 and 57 attempt to “FLOP” at a time t1, but because the unbalanced magnetic moment must work against the applied magnetic field, the rotation is diminished. Hence, there is an additional energy barrier to rotate out of the reverse state. At time t2, the dominant moment 53 is nearly aligned with the positive x-axis and less than 45° from its initial anisotropy direction. At a time t3, the magnetic field is directed along the positive x-axis. Rather than rotating further clockwise, the system now lowers its energy by changing the SAF moment symmetry with respect to the applied field. The passive moment 57 crosses the x-axis and the system stabilizes with the dominant moment 53 returned to near its original direction. Therefore, at a time t4 when the magnetic field is removed, and the state stored in MRAM device 10 will remain a ‘0’. This sequence illustrates the mechanism of the direct write mode shown as region 95 in FIG. 3. Hence, in this convention, to write a ‘0’ requires positive current in both word line 60 and digit line 70 and, conversely, to write a ‘1’ negative current is required in both word line 60 and digit line 70.


If larger fields are applied, eventually the energy decrease associated with a flop and scissor exceeds the additional energy barrier created by the dipole energy of the unbalanced moment which is preventing a toggle event. At this point, a toggle event will occur and the switching is described by region 97.


Region 95 in which the direct write mode applies can be expanded, i.e. toggle mode region 97 can be moved to higher magnetic fields, if the times t3 and t4 are equal or made as close to equal as possible. In this case, the magnetic field direction starts at 45° relative to the bit anisotropy axis when word current 60 turns on and then moves to parallel with the bit anisotropy axis when digit current 70 turns on. This example is similar to the typical magnetic field application sequence. However, now word current 60 and digit current 70 turn off substantially simultaneously, so that the magnetic field direction does not rotate any further. Therefore, the applied field must be large enough so that the resultant magnetic moment vector 40 has already moved past its hard-axis instability point with both word current 60 and digit current 70 turned on. A toggle writing mode event is now less likely to occur, since the magnetic field direction is now rotated only 45°, instead of 90° as before. An advantage of having substantially coincident fall times, t3 and t4, is that now there are no additional restrictions on the order of the field rise times t1 and t2. Thus, the magnetic fields can be turned on in any order or can also be substantially coincident.


The writing methods described previously are highly selective because only the MRAM device that has both word current 60 and digit current 70 turned on between time t2 and time t3 will switch states. This feature is illustrated in FIGS. 9 and 10. FIG. 9 illustrates pulse sequence 100 when word current 60 is not turned on and digit current 70 is turned on. FIG. 10 illustrates the corresponding behavior of the state of MRAM device 10. At a time t0, magnetic moment vectors 53 and 57, as well as resultant magnetic moment vector 40, are oriented as described in FIG. 2. In pulse sequence 100, digit current 70 is turned on at a time t1. During this time, HD 90 will cause resultant magnetic moment vector 40 to be directed in the positive x-direction.


Since word current 60 is never switched on, resultant magnetic moment vectors 53 and 57 are never rotated through their anisotropy hard-axis instability points. As a result, magnetic moment vectors 53 and 57 will reorient themselves in the nearest preferred direction when digit current 70 is turned off at a time t3, which in this case is the initial direction at time t0. Hence, the state of MRAM device 10 is not switched. It will be understood that the same result will occur if word current 60 is turned on at similar times described above and digit current 70 is not turned on. This feature ensures that only one MRAM device in an array will be switched, while the other devices will remain in their initial states. As a result, unintentional switching is avoided and the bit error rate is minimized.


Various changes and modifications to the embodiments herein chosen for purposes of illustration will readily occur to those skilled in the art. To the extent that such modifications and variations do not depart from the spirit of the invention, they are intended to be included within the scope thereof which is assessed only by a fair interpretation of the following claims.

Claims
  • 1. A magnetoresistive memory may comprising: a first conductor;a second conductor;a magnetoresistive memory device contiguous to the first conductor and the second conductor, the magnetoresistive memory device including: a pinned magnetic region;a tunneling barrier; anda free magnetic region separated from the pinned magnetic region by the tunneling barrier, the free magnetic region including:N ferromagnetic layers that are coupled antiferromagnetically, where N is an integer greater than or equal to two, and where the N layers define a volume and each layer of the N layers has a magnetic moment adjusted to provide a toggle write mode at an operating current such that the current in each of the first and second conductors is pulsed with a same polarity to write a state and the current in each of the first and second conductors is pulsed with the same polarity to reverse the state.
  • 2. The magnetoresistive memory array as claimed in claim 1 further comprising an anti-ferromagnetic coupling material separating the N layers.
  • 3. The magnetoresistive memory array as claimed in claim 2, wherein the antiferromagnetic coupling material has a thickness in a range of approximately 4 Å to 30 Å.
  • 4. The magnetoresistive memory array as claimed in claim 2 wherein the anti-ferromagnetic coupling material comprises a material selected from the group consisting of Ru, Os, Re, Cr, Rh, Cu, and any combination thereof.
  • 5. The magnetoresistive memory array as claimed in claim 1 wherein the first and second conductors are oriented at approximately a 90° angle relative to each other.
  • 6. The magnetoresistive memory array as claimed in claim 1 wherein the layers of ferromagnetic material comprises a material selected from the group consisting of Ni, Fe, Mn, Ca, and combinations thereof.
  • 7. The magnetoresistive memory array as claimed in claim 6, wherein each layer of the N layers have a thickness in a range of approximately 15 Å to 100 Å.
  • 8. The magnetoresistive memory array as claimed in claim 1 wherein the magnetoresistive memory element comprises an element with a substantially circular cross section.
  • 9. The magnetoresistive array comprising: a first conductor;a second conductor;a magnetoresistive device adjacent to the first and second conductors, the magnetoresistive device comprising: a first magnetic region;a tunneling barrier; anda second magnetic region separated from the first magnetic region by the tunneling barrier, the second magnetic region comprising a multi-layer structure having a magnetic moment oriented along an anisotropy easy-axis in a direction that is at an angle with respect to said first and second conductor and a magnetic moment fractional balance ratio (Mbr) with a magnitude in a range of about 0≦|Mbr|≦0.1.
  • 10. The magnetoresistive array as claimed in claim 9, wherein said angle is about forty-five degrees (45°).
  • 11. The magnetoresistive array as claimed in claim 9, wherein said magnetic moment is a resultant magnetic moment of a plurality of magnetic moments of said N layer structure.
  • 12. The magnetoresistive array as claimed in claim 9, wherein the multi-layer structure is a synthetic anti-ferromagnetic layer material.
  • 13. The magnetoresistive array as claimed in claim 9, wherein the multi-layer structure comprises N anti-ferromagentically coupled layers of a ferromagnetic material, where N is an integer greater than or equal to two.
  • 14. The magnetoresistive array as claimed in claim 9, wherein the multi-layer structure comprises: a first ferromagnetic layer;a second ferromagnetic layer; andan anti-ferromagnetic layer interposed between said first and second ferromagnetic layer.
  • 15. The magnetoresistive array as claimed in claim 14, wherein the anti-ferromagnetic layer comprises a material selected from the group consisting one of Ru, Os, Re, Cr, Rh, and Cu, and any combination thereof.
  • 16. The magnetoresistive memory array as claimed in claim 14, wherein the first ferromagnetic material comprises a material selected from the group consisting of Ni, Fe, Mn, Co, and combinations thereof.
  • 17. The magnetoresistive memory array as claimed in claim 14, wherein the second ferromagnetic material comprises a material selected from the group consisting of Ni, Fe, Mn, Co, and combinations thereof.
  • 18. The magnetoresistive array as claimed in claim 9, wherein the multi-layer structure comprises: a first ferromagnetic layer;a second ferromagnetic layer;a first anti-ferromagnetic layer interposed between said first and second ferromagnetic layer;a third ferromagnetic layer; anda second anti-ferromagnetic layer interposed between said second and third ferromagnetic layer.
  • 19. The magnetoresistive array as claimed in claim 9, wherein the multi-layer structure is a free ferromagnetic region.
  • 20. The magnetoresistive array as claimed in claim 9, wherein the first conductor is at an angle of about ninety degree (90°) with respect to the second conductor.
  • 21. The magnetoresistive array as claimed in claim 9, wherein the first magnetic region comprises: a first ferromagnetic layer;a second ferromagnetic layer; andan anti-ferromagnetic layer interposed between said first and second ferromagnetic layer.
  • 22. The magnetoresistive array as claimed in claim 21, wherein the anti-ferromagnetic layer comprises a material selected from the group consisting one of Ru, Os, Re, Cr, Rh, and Cu, and any combination thereof.
  • 23. The magnetoresistive memory array as claimed in claim 21, wherein the first ferromagnetic material comprises a material selected from the group consisting of Ni, Fe; Mn, Co, and combinations thereof.
  • 24. The magnetoresistive memory array as claimed in claim 21, wherein the second ferromagnetic material comprises a material selected from the group consisting of Ni, Fe, Mn, Co, and combinations thereof.
  • 25. The magnetoresistive array as claimed in claim 9, wherein the first magnetic region is a pinned magnetic region.
  • 26. The magnetoresistive array as claimed in claim 9, wherein the multi-layer structure comprises: a first ferromagnetic layer;a second ferromagnetic layer; anda magnetostatic flux closure coupling said first and second ferromagnetic layers.
  • 27. The magnetoresistive array as claimed in claim 9, wherein the magnetoresistive device has a length/width ratio in a range of about one (1) to five (5).
  • 28. The magnetoresistive array as claimed in claim 9, wherein a shape of the magnetoresistive device is substantially elliptical.
  • 29. The magnetoresistive array as claimed in claim 28, wherein the shape of the magnetoresistive device is substantially circular.
  • 30. The magnetoresistive array as claimed in claim 14, wherein the anti-ferromagnetic layer has a thickness in a range of approximately 4 Å to 30 Å.
  • 31. The magnetoresistive array as claimed in claim 13, wherein the N anti-ferromagentically coupled layers of the ferromagnetic material have a thickness in a range of approximately 15 Å to 100 Å.
  • 32. The magnetoresistive array as claimed in claim 9, wherein the magnetic moment is configured to reorient from a first direction to a second direction when: a first magnetic field is produced by the first conductor at a first time (t1);a second magnetic field is produced by the second conductor at a second time (t2);the first magnetic field produced by the first conductor is substantially terminated at a third time (t3); andthe second magnetic field produced by the second conductor is substantially terminated at a fourth time (t4).
  • 33. The magnetoresistive array as claimed in claim 32, wherein t1 <t2<t3≦t4.
  • 34. The magnetoresistive array as claimed in claim 32, wherein the magnetic moment is configured to reorient from the second direction to the first direction when: a third magnetic field is produced by the first conductor at a fifth (t5);a fourth magnetic field is produced by the second conductor at a sixth time (t6);the third magnetic field produced by the first conductor is substantially terminated at a seventh time (t7); andthe fourth magnetic field produced by the second conductor is substantially terminated at an eighth time (t8).
  • 35. The magnetoresistive array as claimed in claim 34, wherein t5<t6<t7≦t8.
  • 36. The magnetoresistive array as claimed in claim 34, wherein the magnetic moment is configured to reorient from the first direction to the second direction and reorient from the second direction to the first direction if the first magnetic field, second magnetic field, third magnetic field and fourth magnetic field have the same polarity.
  • 37. The magnetoresistive array as claimed in claim 34, wherein the magnetic moment is configured to reorient from the first direction to the second direction only if both the first magnetic field and the second magnetic field have a first polarity and reorient from the second direction to the first direction only if both of the third magnetic field and the fourth magnetic field have a second polarity other than the first polarity.
  • 38. The magnetoresistive array as claimed in claim 9, further comprising a circuit configured to: read an initial state of the magnetoresistive device;compare the initial state with a new state to be written in the magnetoresistive device; andinitiate a writing of the magnetoresistive device only if the new state to be written is different from the initial state.
  • 39. The magnetoresistive array as claimed in claim 9, wherein only uni-polar voltages are utilized to drive the magnetoresistive device.
  • 40. The magnetoresistive array, as claimed in claim 9, wherein the second magnetic region has a first magnetic moment and a second magnetic moment and the first magnetic moment has a first magnitude and the second magnetic moment has a second magnitude that is less than said first magnitude.
  • 41. A magnetoresistive memory array comprising: a first conductor;a second conductor;a magnetoresistive memory device proximate to the first conductor and the second conductor, the magnetoresistive memory device comprising:a first magnetic region;a tunneling barrier; anda second magnetic region separated from the first magnetic region by the tunneling barrier, the second magnetic region comprising a multi-layer structure having a magnetic moment orientation in a first direction at a time t0,wherein applying a first current pulse with a first polarity to the first conductor at a time t1 after the time t0 and substantially turning off the first current pulse at a time t3 after a time t2 white additionally applying a second current pulse with the first polarity to the second conductor at the time t2, after the time t1 and substantially turning off the second current pulse at a time t4 after the time t3 results in the magnetic moment orientation changing to a second direction and applying a third current pulse with the first polarity to the first conductor at a time t5 after the time t4 and substantially turning off the third current pulse at a time t7 after a time t6 while additionally applying a fourth current pulse with the first polarity to the second conductor at the time t6 after the time t5 and substantially turning off the second current pulse at a time t8 after the time t7 results in the magnetic moment orientation changing to the first direction.
  • 42. A magnetoresistive memory array comprising: a first conductor;a second conductor;a magnetoresistive memory device proximate to the first conductor and the second conductor, the magnetoresistive memory device comprising: a first magnetic region;a tunneling barrier; anda second magnetic region separated from the first magnetic region by the tunneling barrier, the second magnetic region comprising a multi-layer structure having a magnetic moment orientation in a first direction at a time t0, wherein the magnetic moment orientation reorients from the first direction to a second direction when:a first current having a first polarity is applied to the first conductor at a time t1 after the time t0;a second current having the first polarity is applied to the second conductor at a time t2 after the time t1;the first current is at least substantially discontinued at a time t3 after the time t2; andthe second current is at least substantially discontinued at a time t4 after the time t3, and wherein the magnetic moment orientation changes from the second direction to the first direction when:a third current having the first polarity is applied to the first conductor at a time t5 after the time t4;a fourth current having the first polarity is applied to the second conductor at a time t6 after the time t5;the third current is substantially discontinued at a time t7 after the time t6 andthe fourth current is substantially discontinued at a time t8 after the time t7.
  • 43. The magnetoresistive memory array as claimed in claim 42, wherein t1<t2<t3<t4<t5<t6<t7<t8.
Government Interests

This invention was made with Government support under Agreement No. MDA972-96-3-0016 awarded by DARPA. The Government has certain rights in the invention.

US Referenced Citations (256)
Number Name Date Kind
3163853 Belson Dec 1964 A
3448438 Hansen et al. Jun 1969 A
3573760 Chang et al. Apr 1971 A
3638199 Kolankowsky et al. Jan 1972 A
3707706 Kefalas Dec 1972 A
3913080 Leo et al. Oct 1975 A
4103315 Hempstead et al. Jul 1978 A
4351712 Cuomo et al. Sep 1982 A
4356523 Yeh Oct 1982 A
4455626 Lutes Jun 1984 A
4556925 Suenaga et al. Dec 1985 A
4663685 Tsang May 1987 A
4719568 Carrubba et al. Jan 1988 A
4731757 Daughton et al. Mar 1988 A
4751677 Daughton et al. Jun 1988 A
4754431 Jenson Jun 1988 A
4780848 Daughton et al. Oct 1988 A
4825325 Howard Apr 1989 A
4884235 Thiele Nov 1989 A
5039655 Pisharody Aug 1991 A
5075247 Matthews Dec 1991 A
5159513 Dieny et al. Oct 1992 A
5173873 Wu et al. Dec 1992 A
5258884 Howard et al. Nov 1993 A
5268806 Goubau et al. Dec 1993 A
5284701 Hamon Feb 1994 A
5285339 Chen et al. Feb 1994 A
5301079 Cain et al. Apr 1994 A
5329486 Lage Jul 1994 A
5343422 Kung et al. Aug 1994 A
5346302 Ryu Sep 1994 A
5347485 Taguchi et al. Sep 1994 A
5348894 Gnade et al. Sep 1994 A
5349302 Cooper Sep 1994 A
5361226 Taguchi et al. Nov 1994 A
5375082 Katti et al. Dec 1994 A
5396455 Brady et al. Mar 1995 A
5398200 Mazure et al. Mar 1995 A
5408377 Gurney et al. Apr 1995 A
5420819 Pohm May 1995 A
5432734 Kawano et al. Jul 1995 A
5442508 Smith Aug 1995 A
5448515 Fukami et al. Sep 1995 A
5452243 Ansel et al. Sep 1995 A
5468985 Harima Nov 1995 A
5475825 Yonezawa et al. Dec 1995 A
5477842 Maruyama et al. Dec 1995 A
5496759 Yue et al. Mar 1996 A
5498561 Sakuma et al. Mar 1996 A
5528440 Fontana et al. Jun 1996 A
5534355 Okuno et al. Jul 1996 A
5534793 Nasserbakht Jul 1996 A
5541868 Prinz Jul 1996 A
5567523 Rosenblum et al. Oct 1996 A
5569617 Yeh et al. Oct 1996 A
5585986 Parkin Dec 1996 A
5587943 Torok et al. Dec 1996 A
5617071 Daughton Apr 1997 A
5636093 Gijs et al. Jun 1997 A
5640343 Gallagher et al. Jun 1997 A
5650958 Gallagher et al. Jul 1997 A
5659499 Chen et al. Aug 1997 A
5661062 Prinz Aug 1997 A
5673162 Saito Sep 1997 A
5699293 Tehrani et al. Dec 1997 A
5702831 Chen et al. Dec 1997 A
5712612 Lee et al. Jan 1998 A
5715121 Sakakima et al. Feb 1998 A
5729410 Fontana, Jr. et al. Mar 1998 A
5732016 Chen et al. Mar 1998 A
5734605 Zhu et al. Mar 1998 A
5745408 Chen et al. Apr 1998 A
5748519 Tehrani et al. May 1998 A
5757056 Chui May 1998 A
5761110 Irrinki et al. Jun 1998 A
5764567 Parkin Jun 1998 A
5766743 Fujikata et al. Jun 1998 A
5768181 Zhu et al. Jun 1998 A
5774394 Chen et al. Jun 1998 A
5774404 Eto Jun 1998 A
5786275 Kubo Jul 1998 A
5801984 Parkin Sep 1998 A
5804250 Yang Sep 1998 A
5804485 Liang Sep 1998 A
5825685 Yamane et al. Oct 1998 A
5828578 Blomgren Oct 1998 A
5831920 Chen et al. Nov 1998 A
5832534 Sing et al. Nov 1998 A
5835314 Moodera et al. Nov 1998 A
5838608 Zhu et al. Nov 1998 A
5852574 Naji Dec 1998 A
5856008 Cheong et al. Jan 1999 A
5861328 Tehrani et al. Jan 1999 A
5892708 Pohm Apr 1999 A
5894447 Takashima Apr 1999 A
5898612 Chen et al. Apr 1999 A
5902690 Tracy et al. May 1999 A
5905996 Pawlowski May 1999 A
5907784 Larson May 1999 A
5917749 Chen et al. Jun 1999 A
5920500 Tehrani et al. Jul 1999 A
5926414 McDowell et al. Jul 1999 A
5930164 Zhu Jul 1999 A
5932343 Hayashi et al. Aug 1999 A
5940319 Durlam et al. Aug 1999 A
5943284 Mizuno et al. Aug 1999 A
5943574 Tehrani et al. Aug 1999 A
5946227 Naji Aug 1999 A
5946228 Abraham et al. Aug 1999 A
5948553 Kamijo Sep 1999 A
5949622 Kamiguchi et al. Sep 1999 A
5949696 Threewitt Sep 1999 A
5953248 Chen et al. Sep 1999 A
5955211 Maeda et al. Sep 1999 A
5956267 Hurst et al. Sep 1999 A
5959880 Shi et al. Sep 1999 A
5966012 Parkin Oct 1999 A
5966323 Chen et al. Oct 1999 A
5976713 Fuke et al. Nov 1999 A
5978257 Zhu et al. Nov 1999 A
5982660 Bhattacharyya et al. Nov 1999 A
5985356 Schultz et al. Nov 1999 A
5985365 Jaye Nov 1999 A
5986858 Sato et al. Nov 1999 A
5986925 Naji et al. Nov 1999 A
5990011 McTeer Nov 1999 A
5998040 Nakatani et al. Dec 1999 A
6004654 Shinjo et al. Dec 1999 A
6005753 Fontana, Jr. et al. Dec 1999 A
6016269 Peterson et al. Jan 2000 A
6023395 Dill et al. Feb 2000 A
6048739 Hurst et al. Apr 2000 A
6052302 Moyer et al. Apr 2000 A
6052303 Chevallier et al. Apr 2000 A
6054226 Takeda et al. Apr 2000 A
6055178 Naji Apr 2000 A
6055179 Koganei et al. Apr 2000 A
6069820 Inomata et al. May 2000 A
6072718 Abraham et al. Jun 2000 A
6083764 Chen Jul 2000 A
6097625 Scheuerlein Aug 2000 A
6097626 Brug et al. Aug 2000 A
6111784 Nishimura Aug 2000 A
6114719 Dill et al. Sep 2000 A
6120842 Lu et al. Sep 2000 A
6127045 Gill Oct 2000 A
6134060 Ryat Oct 2000 A
6134139 Bhattacharyya et al. Oct 2000 A
6145055 Fujimoto Nov 2000 A
6163477 Tran Dec 2000 A
6165803 Chen et al. Dec 2000 A
6166948 Parkin et al. Dec 2000 A
6169687 Johnson Jan 2001 B1
6169689 Naji Jan 2001 B1
6172903 Nishimura Jan 2001 B1
6175475 Lin et al. Jan 2001 B1
6175515 Peczalski et al. Jan 2001 B1
6178074 Gill Jan 2001 B1
6178112 Bessho et al. Jan 2001 B1
6180444 Gates et al. Jan 2001 B1
6185143 Perner et al. Feb 2001 B1
6188549 Wiitala Feb 2001 B1
6189077 Robertson et al. Feb 2001 B1
6191972 Miura et al. Feb 2001 B1
6195240 Gill Feb 2001 B1
6198610 Kawawake et al. Mar 2001 B1
6205051 Brug et al. Mar 2001 B1
6205052 Slaughter et al. Mar 2001 B1
6205073 Naji Mar 2001 B1
6211090 Durlam et al. Apr 2001 B1
6232777 Sato et al. May 2001 B1
6233172 Chen et al. May 2001 B1
6249406 Gill et al. Jun 2001 B1
6256247 Perner Jul 2001 B1
6259586 Gill Jul 2001 B1
6269018 Monsma et al. Jul 2001 B1
6269040 Reohr et al. Jul 2001 B1
6272040 Salter et al. Aug 2001 B1
6275363 Gill Aug 2001 B1
6277762 Hwang Aug 2001 B1
6278631 Naji Aug 2001 B1
6281538 Slaughter Aug 2001 B1
6285581 Tehrani et al. Sep 2001 B1
6292336 Horng et al. Sep 2001 B1
6292389 Chen et al. Sep 2001 B1
6295225 Oepts Sep 2001 B1
6313973 Fuke et al. Nov 2001 B1
6314020 Hansen et al. Nov 2001 B1
6317299 Pinarbasi Nov 2001 B1
6317376 Tran et al. Nov 2001 B1
6322640 Xiao et al. Nov 2001 B1
6330137 Knapp et al. Dec 2001 B1
6331943 Naji et al. Dec 2001 B1
6331944 Monsma et al. Dec 2001 B1
6338899 Fukuzawa et al. Jan 2002 B1
6341053 Nakada et al. Jan 2002 B1
6341084 Numata et al. Jan 2002 B2
6343032 Black et al. Jan 2002 B1
6344954 Redon et al. Feb 2002 B1
6351408 Schwarzl et al. Feb 2002 B1
6351409 Rizzo et al. Feb 2002 B1
6358756 Sandhu et al. Mar 2002 B1
6359805 Hidaka Mar 2002 B1
6363007 Lu et al. Mar 2002 B1
6366494 Weber et al. Apr 2002 B2
6379978 Goebel et al. Apr 2002 B2
6383574 Han et al. May 2002 B1
6385109 Naji May 2002 B1
6388917 Hoffmann May 2002 B2
6389524 Sato May 2002 B1
6392922 Liu et al. May 2002 B1
6392923 Naji May 2002 B1
6392924 Liu et al. May 2002 B1
6396735 Michijima et al. May 2002 B2
6404674 Anthony et al. Jun 2002 B1
6418046 Naji Jul 2002 B1
6424562 Rosner et al. Jul 2002 B1
6429497 Nickel Aug 2002 B1
6430084 Rizzo et al. Aug 2002 B1
6436526 Odagawa et al. Aug 2002 B1
6445612 Naji Sep 2002 B1
6449133 Makino et al. Sep 2002 B1
6469878 Mack et al. Oct 2002 B1
6473335 Bohm et al. Oct 2002 B2
6475812 Nickel et al. Nov 2002 B2
6487110 Nishimura et al. Nov 2002 B2
6493259 Swanson et al. Dec 2002 B1
6501144 Rizzo Dec 2002 B1
6515895 Naji Feb 2003 B2
6531723 Engel et al. Mar 2003 B1
6538919 Abraham et al. Mar 2003 B1
6545906 Savtchenko Apr 2003 B1
6556473 Saito et al. Apr 2003 B2
6567246 Sakakima et al. May 2003 B1
6633498 Engel et al. Oct 2003 B1
6674662 Hillebrands et al. Jan 2004 B1
20010026470 Gillies et al. Oct 2001 A1
20010035545 Schuster-Woldan et al. Nov 2001 A1
20010050859 Siegfried Dec 2001 A1
20020024780 Mao et al. Feb 2002 A1
20020036331 Nickel et al. Mar 2002 A1
20020036919 Daughton et al. Mar 2002 A1
20020039308 Gogl et al. Apr 2002 A1
20020044396 Amano et al. Apr 2002 A1
20020048185 Thewes et al. Apr 2002 A1
20020058158 Odagawa et al. May 2002 A1
20020080644 Ito Jun 2002 A1
20020080661 Gogl et al. Jun 2002 A1
20020089024 Iwata Jul 2002 A1
20020097540 Hayashi et al. Jul 2002 A1
20020097602 Lammers Jul 2002 A1
20020154539 Swanson et al. Oct 2002 A1
20020159203 Saito et al. Oct 2002 A1
20030042562 Giebler et al. Mar 2003 A1
20030072174 Savtchenko et al. Apr 2003 A1
20030089933 Janesky et al. May 2003 A1
Foreign Referenced Citations (55)
Number Date Country
43 27 458 Aug 1993 DE
198 30 343 Jul 1998 DE
0 068 760 Oct 1985 EP
0 279 537 Dec 1993 EP
0 613 148 Jan 1994 EP
0 335 715 Jul 1995 EP
0 773 551 May 1997 EP
0 962 939 Jun 1999 EP
0 936 624 Aug 1999 EP
0 971 424 Jan 2000 EP
0 992 984 Apr 2000 EP
1 061 592 Dec 2000 EP
0 768 672 Apr 2001 EP
1 094 467 Apr 2001 EP
1 109 068 Jun 2001 EP
1 109 170 Jun 2001 EP
0 624 868 Aug 2001 EP
1 126 531 Aug 2001 EP
1 168 355 Jan 2002 EP
1 298 669 Apr 2003 EP
0 929 110 Dec 2003 EP
1 052 646 Mar 1965 GB
01 214077 Feb 1988 JP
02 288209 Apr 1989 JP
06 061293 Mar 1994 JP
09 050611 Dec 1995 JP
09 199769 Jan 1996 JP
08 096328 Apr 1996 JP
08 321739 Dec 1996 JP
09 306159 Nov 1997 JP
09 306733 Nov 1997 JP
09 325746 Dec 1997 JP
10 004226 Jan 1998 JP
10 162326 Jun 1998 JP
10 162568 Jun 1998 JP
10 270776 Oct 1998 JP
11 039858 Feb 1999 JP
11 316913 Nov 1999 JP
2000 090418 Mar 2000 JP
2000 123325 Apr 2000 JP
2000 132961 May 2000 JP
2000 286478 Oct 2000 JP
2001 068760 Mar 2001 JP
2001 084756 Mar 2001 JP
2002 141481 May 2002 JP
2002 170374 Jun 2002 JP
2002 334585 Nov 2002 JP
WO 9309541 May 1993 WO
WO 9641379 Dec 1996 WO
WO 9918578 Sep 1998 WO
WO 9847613 Oct 1998 WO
WO 0004551 Jan 2000 WO
WO 00058970 Oct 2000 WO
WO 0241367 May 2002 WO
WO 02073620 Sep 2002 WO
Related Publications (1)
Number Date Country
20030128603 A1 Jul 2003 US