Claims
- 1. A magneto-resistive memory comprising:a memory cell configured to provide a differential output signal indicative of a magneto-resistive state of the memory cell; a differential amplifier coupled to receive the differential output signal and provide amplified differential output signals on a first output node and a second output node; a first capacitor coupled in series with the first output node; and a second capacitor coupled in series with the second output node.
- 2. The memory of claim 1 further comprising a first switch interposed between the first capacitor and the first output node, wherein the first switch can be selectively configured to connect a first reference voltage to the first output node.
- 3. The memory of claim 2 further comprising a second switch interposed between the second capacitor and the second output node, wherein the second switch can be selectively configured to connect a second reference voltage to the second output node.
- 4. The memory of claim 1 further comprising a first switch stage interposed between the memory cell and inputs to the differential amplifier.
- 5. The memory of claim 4 further comprising a second switch stage interposed between the inputs to the differential amplifier and a reference voltage source.
- 6. The memory of claim 1 further comprising connecting the first and second output nodes to a storage element.
- 7. A magneto-resistive memory comprising:a memory cell configured to provide a first differential output signal indicative of a magneto-resistive state of the memory cell; a first differential amplifier with a first input stage coupled to receive the first differential output signal and provide a first amplified differential output signal on a first output stage; a first capacitor stage interposed between the memory cell and the first input stage; and a second capacitor stage coupled in series with the first output stage.
- 8. The memory of claim 7 further comprising a second differential amplifier with a second input stage coupled to the second capacitor stage, configured to provide a second amplified differential output signal on a second output stage.
- 9. The memory of claim 8 further comprising a first switch stage interposed between the memory cell and the first capacitor stage.
- 10. The memory of claim 9 further comprising a second switch stage, wherein the second switch stage can be selectively configured to connect a first reference voltage to the first capacitor stage.
- 11. The memory of claim 10 further comprising a third switch stage, wherein the third switch stage can be selectively configured to connect the first input stage to the first output stage.
- 12. The memory of claim 11 further comprising a fourth switch stage, wherein the fourth switch stage can be selectively configured to connect the second input stage to the second output stage.
- 13. The memory of claim 12 further comprising a storage element connected to the second output stage.
CROSS-REFERENCE TO RELATED CO-PENDING APPLICATIONS
This Application is a continuation of allowed U.S. patent application Ser. No. 10/002,071, filed Oct. 31, 2001 now U.S. Pat. No. 6,487,111, which in turn is a continuation of application Ser. No. 09/618,256, filed Jul. 17, 2000, now U.S. Pat. No. 6,396,733 issued May 28, 2002 and entitled “MAGNETO-RESISTIVE MEMORY HAVING SENSE AMPLIFIER WITH OFFSET CONTROL.” This Application is further related to U.S. patent application Ser. No. 09/618,237 filed Jul. 18, 2000 now U.S. Pat. No. 6,493,258 and entitled “MAGNETO-RESISTIVE MEMORY ARRAY”, and U.S. patent application Ser. No. 09/638,415 filed Aug. 14, 2000 now U.S. Pat. No. 6,363,007 and entitled “MAGNETO-RESISTIVE MEMORY WITH SHARED WORDLINE AND SENSE LINE”, both of which are incorporated herein by reference.
US Referenced Citations (28)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 776 011 |
May 1997 |
EP |
WO 9820496 |
May 1997 |
WO |
Non-Patent Literature Citations (1)
Entry |
B. Razavi and B.A. Wooley, “Design Techniques for High Speed, High Resolution Comparators”, IEEE Journal of Solid State Circuits, vol. 27, pp. 1916-1926, Dec. 1992. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10/002071 |
Oct 2001 |
US |
Child |
10/293797 |
|
US |
Parent |
09/618256 |
Jul 2000 |
US |
Child |
10/002071 |
|
US |