Claims
- 1. A memory cell configuration, comprising:a cell array having first lines, second lines, and a peripheral area and being disposed in the form of a grid in a first plane; first magnetoresistive memory elements in said cell array disposed between said first lines and said second lines for addressing said magnetoresistive memory elements; at least one first metalization plane, one second metalization plane and contacts in said peripheral area of said cell array, said contacts providing local electrical connections between said first metalization plane and said second metalization plane; said first lines and said first metalization plane disposed in the same plane for making contact with one another; and said second lines and said contacts disposed in the same plane.
- 2. The memory cell configuration according to claim 1, further comprising an intermetal dielectric surrounding said second lines and said contacts.
- 3. The memory cell configuration according to claim 1, wherein said first lines and said first metalization plane have substantially the same thickness.
- 4. The memory cell configuration according to claim 1, further comprising:third lines in said cell array, said third lines and said second metalization plane disposed in the same plane; and second magnetoresistive memory elements disposed in a second plane between one of said second lines and one of said third lines.
- 5. The memory cell configuration according to claim 4, wherein said third lines and said second metalization plane have essentially the same thickness.
- 6. The memory cell configuration according to claim 1, wherein each of said magnetoresistive memory elements has a first ferromagnetic layer, a non-magnetic layer and a second ferromagnetic layer, said first ferromagnetic layer and said second ferromagnetic layer contain one of Fe, Ni, Co, Cr, Mn, Gd and Dy and each have a thickness in a range between 2 nm and 20 nm, and said non-magnetic layer contains Al2O3, NiO, HfO2, TiO2, NbO, SiO2, Cu, Au, Ag or Al and has a thickness of between 1 nm and 5 nm.
- 7. The memory cell configuration according to claim 1, further comprising a diffusion barrier between said first lines and said first magnetoresistive memory elements, between said first magnetoresistive memory elements and said second lines, between said second lines and said second magnetoresistive memory elements, and between second magnetoresistive memory elements and said third lines.
- 8. The memory cell configuration according to claim 1, wherein said first lines and said second lines in said cell array contain one of Al, Cu, W and a silicide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 08 518 |
Feb 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE00/00305, filed Feb. 1, 2000, which designated the United States.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5587943 |
Torok et al. |
Dec 1996 |
A |
5861328 |
Tehrani et al. |
Jan 1999 |
A |
5915167 |
Leedy |
Jun 1999 |
A |
5920500 |
Tehrani et al. |
Jul 1999 |
A |
6111729 |
Kamiguchi et al. |
Aug 2000 |
A |
Foreign Referenced Citations (2)
Number |
Date |
Country |
197 26 852 |
Feb 1998 |
DE |
WO 0052701 |
Sep 2000 |
WO |
Non-Patent Literature Citations (1)
Entry |
Hu, Y.Z. et al.: “Chemical-mechanical polishing as an enabling technology for giant magnetoresistance devices”, Thin Solid Films, vol. 308-309, No. 104, Oct. 31, 1997, pp. 555-561. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/00305 |
Feb 2000 |
US |
Child |
09/940011 |
|
US |