Claims
- 1. A process for forming an improved metal contact to conducting regions of a silicon-based semiconductor device formed on a surface of a silicon substrate, said contact formed through openings in a dielectric layer to said conducting regions underlying said dielectric layer, said process comprising:
- (a) forming a composite metal contact comprising
- (1) forming a first layer of a refractory metal silicide everywhere on said dielectric layer, including in said openings,
- (2) forming a second layer of aluminum on said refractory metal silicide,
- (3) forming a top layer of a refractory metal silicide on said layer of aluminum;
- (b) patterning said composite contact; and
- (c) sintering said composite contact.
- 2. The process of claim 1 wherein said refractory metal silicide includes a refractory metal selected from the group consisting of molybdenum, tungsten, titanium and tantalum.
- 3. The process of claim 2 wherein said refractory metal comprises molybdenum.
- 4. The process of claim 1 wherein said refractory metal silicide ranges in thickness from about 500 to 2,000 .ANG..
- 5. The process of claim 4 wherein said thickness of said refractory metal silicide is about 1,000 to 1,100 .ANG..
- 6. The process of claim 1 wherein said refractory metal silicides and said aluminum are deposited on said substrate at an elevated temperature.
- 7. The process of claim 6 wherein said refractory metal silicides and said aluminum are deposited by sputtering appropriate materials on a substrate maintained at a temperature ranging from about 100.degree. to 300.degree. C.
- 8. The process of claim 6 wherein said contact is subsequently sintered in an oxygen-free atmosphere at a temperature less than about 450.degree. C. for a time less than about 2 hours.
Parent Case Info
This is a division of application Ser. No. 06/858,994, filed May 2, 1986, now U.S. Pat. No. 4,796,081.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0009167 |
Jan 1985 |
JPX |
0163342 |
Jul 1987 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Wolf et al., Silicon Processing for the VLSI ERA, vol. 1, Lattice Press, Sunset Beach, 1986, pp. 384-399. |
Gardner, D., Layered and Homogeneous Films of Aluminum and Aluminum/Silicon with Titanium and Tungsten for Multilevel Interconnects, IEEE Tran. on Elect. Dev., vol. ED-32, No. 2, Feb. 1985. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
858994 |
May 1986 |
|