Claims
- 1. A semiconductor device having a semiconductor element formed on a surface of a semiconductor substrate at a predetermined elongated region defined by a field oxide film, wherein:
- the surface of the semiconductor substrate has a step formed at the peripheral area of said predetermined region; and
- the border between the field oxide film and said predetermined region is at the outside of said step in the longer axis direction of said predetermined region, and at the inside of said step in the shorter axis direction thereof.
- 2. A semiconductor device having a semiconductor element formed in an active region surrounded by a field oxide film on a surface of a semiconductor substrate, the field oxide film having a field oxidation mask mark thereupon, wherein:
- said active region has a shape defined by a pair of longer sides and a pair of shorter sides; and
- a ratio of a distance from the field oxidation mask mark to the end of said field oxide film at said shorter side to a distance from the field oxidation mask mark to the end of said field oxide film at said longer side is about 5 or higher.
- 3. A semiconductor device according to claim 1, wherein said semiconductor element is a MOS transistor, further comprising:
- a gate oxide film formed on an intermediate region of said predetermined region;
- a gate electrode formed on the gate oxide film; and
- a pair of conductive regions formed in said predetermined region, while sandwiching said gate electrode, and doped with impurities of an opposite conductivity type to a conductivity type of said predetermined region.
- 4. A semiconductor device according to claim 3, further comprising a capacitor formed on the semiconductor substrate and extending over said predetermined region and said field oxide film.
- 5. A semiconductor device according to claim 4, wherein said capacitor comprises a first polycrystalline silicon electrode electrically connected to one of said conductive regions and having a plurality of fins extending parallel to the semiconductor substrate, a dielectric film covering a surface of said first polycrystalline silicon electrode, and a second polycrystalline silicon electrode opposing to said first polycrystalline silicon electrode through said dielectric film.
- 6. A semiconductor device according to claim 5, wherein said first polycrystalline silicon electrode and said second polycrystalline silicon electrode are interpenetrating.
- 7. A semiconductor device according to claim 5, wherein said fins are disposed partially over said field oxide film.
- 8. A semiconductor device according to claim 2, wherein said semiconductor element is a MOS transistor, further comprising:
- a gate oxide film formed on an intermediate region of said active region;
- a gate electrode formed on the gate oxide film; and
- a pair of conductive regions formed in said active region, while sandwiching said gate electrode, and doped with impurities of an opposite conductivity type to a conductivity type of said active region.
- 9. A semiconductor device according to claim 8, further comprising a capacitor formed on the semiconductor substrate and extending over said active region and said field oxide film.
- 10. A semiconductor device according to claim 9, wherein said capacitor comprises a first polycrystalline silicon electrode electrically connected to one of said conductive regions and having a plurality of fins extending parallel to the semiconductor substrate, a dielectric film covering a surface of said first polycrystalline silicon electrode, and a second polycrystalline silicon electrode opposing to said first polycrystalline silicon electrode through said dielectric film.
- 11. A semiconductor device according to claim 10, wherein said first polycrystalline silicon electrode and said second polycrystalline silicon electrode are interpenetrating.
- 12. A semiconductor device according to claim 10, wherein said fins are disposed partially over said field oxide film.
- 13. A semiconductor device as recited in claim 1, wherein said step has a height of at least several atomic layers.
- 14. A semiconductor device as recited in claim 1, wherein said step has a height of at least several crystal lattices.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-313849 |
Dec 1993 |
JPX |
|
Parent Case Info
This is a divisional application of application Ser. No. 08/304,477, filed Sep. 12, 1994, now U.S. Pat. No. 5,453,397.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
304477 |
Sep 1994 |
|