Claims
- 1. A method of manufacturing a CMOS transistor, said method comprising the steps of:
- forming gate electrodes of an N-channel transistor and a P-channel transistor on a semiconductor substrate with a gate insulating layer therebetween;
- forming N-type heavily doped diffusion layers to be a source or a drain of the N-channel transistor, using the gate electrode of the N-channel transistor as a mask;
- conducting a first thermal treatment to said gate electrodes and said N-type heavily doped diffusion layers at a first temperature;
- forming P-type heavily doped diffusion layers to be a source or a drain of the P-channel transistor, using the gate electrode of the P-channel transistor as a mask; and
- conducting a second thermal treatment to said P-type heavily doped diffusion layers at a second temperature lower than that of said first thermal treatment,
- a difference in temperature between said first temperature and said second temperature being a minimum of approximately 50.degree. C.
- 2. The method of manufacturing a CMOS transistor according to claim 1, wherein said gate electrodes have a laminated structure composed of a polycrystalline silicon to which an N-type or P-type impurity is doped and a silicide of a high-melting-point metal which is laminated on the polycrystalline silicon.
Parent Case Info
This is a divisional of application Ser. No. 08/340,375, filed Nov. 14, 1994, now U.S. Pat. No. 5,447,872, which is a divisional application of Ser. No. 08/141,727, filed Oct. 27, 1993, now U.S. Pat. No. 5,409,847.
US Referenced Citations (12)
Divisions (2)
|
Number |
Date |
Country |
Parent |
340375 |
Nov 1994 |
|
Parent |
141727 |
Oct 1993 |
|