Claims
- 1. A method of manufacturing a compound semiconductor field effect transistor comprising the steps of:
- forming a channel layer by implanting ions into the surface of a semi-insulating compound semiconductor substrate;
- performing a thermal treatment for removing crystalline defects on the surface of said channel layer;
- forming a semiconductor epitaxial layer by use of an epitaxial method on a region covering said channel layer;
- forming a gate electrode within a region on said epitaxial layer just above said channel layer; and
- forming source and drain regions in said substrate,
- wherein said epitaxial layer is formed by use of a material selected from the group consisting of intrinsic GaAs, intrinsic Al.sub.x Ga.sub.1-x As, intrinsic In.sub.x Ga.sub.1-x As, p-type GaAs, and p-type Al.sub.x Ga.sub.1-x As.
- 2. The method according to claim 1, wherein said forming said source and drain regions is conducted by an ion implantation using said gate electrode serving as an ion implantation mask.
- 3. The method according to claim 1, wherein said step of forming said source and drain regions includes substeps of:
- forming an impurity region having the same conductivity as said channel layer or deeper than said channel layer in a predetermined source forming region so as to be contiguous to said gate electrode;
- providing a side wall composed of an insulating film along a side surface of said gate electrode;
- forming said source and drain regions exhibiting a higher concentration than said impurity region by ion-implanting an impurity with said gate electrode and said side wall serving as masks; and
- removing said side wall.
- 4. The method according to claim 1, wherein said semi-insulating compound semiconductor substrate is composed of GaAs, and
- said thermal treatment is performed at a predetermined temperature in such a manner that the surface of said ion-implanted layer is exposed in an As atmosphere.
- 5. The method according to claim 1, wherein the impurity in the case of forming said channel is Si, and the dose is on the order of 5.times.10.sup.13 cm.sup.-2 or under.
- 6. A method of manufacturing a compound semiconductor field effect transistor comprising the steps of:
- forming a channel layer by implanting ions into the surface of a semi-insulating compound semiconductor substrate;
- performing a first thermal treatment for removing crystalline defects on the surface of said channel layer; p1 forming a semiconductor epitaxial layer by use of an epitaxial method on a region covering said channel layer;
- forming a gate electrode within a region on said epitaxial layer just above said channel layer;
- forming source and drain regions in said substrate; and
- effecting a second thermal treatment for electrically activating said channel layer and said source and drain regions.
- 7. The method according to claim 6, wherein said forming said source and drain regions is conducted by an ion implantation using said gate electrode serving as an ion implantation mask.
- 8. The method according to claim 6, wherein said step of forming said source and drain regions includes substeps of:
- forming an impurity region having the same conductivity as said channel layer but deeper than said channel layer in a predetermined source forming region so as to be contiguous to said gate electrode;
- providing a side wall composed of an insulating film along a side surface of said gate electrode;
- forming said source and drain regions exhibiting a higher concentration than said impurity region by ion-implanting an impurity with said gate electrode and said side wall serving as masks; and
- removing said side wall.
- 9. The method according to claims 6, wherein said semi-insulating compound semiconductor substrate is composed of GaAs, and
- said first thermal treatment is performed at a predetermined temperature in such a manner that the surface of said ion-implanted layer is exposed in an As atmosphere.
- 10. The method according to claim 6, wherein the impurity in the case of forming said channel is Si, and the dose is on the order of 5.times.10.sup.13 cm.sup.-2 or under.
- 11. The method according to claim 6, wherein said epitaxial layer is formed by use of a material selected from the group consisting of intrinsic GaAs, intrinsic Al.sub.x Ga.sub.1-x As, intrinsic In.sub.x Ga.sub.1-x As, p-type GaAs, and p-type Al.sub.x Ga.sub.1-x As.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-158826 |
Jul 1994 |
JPX |
|
7-171162 |
Jul 1995 |
JPX |
|
Parent Case Info
This application is a divisional of application Ser. No. 08/968,854, filed Nov. 5, 1997, which is a continuation of application Ser. No. 08/501,209, filed Jul. 11, 1995 now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
60-254672 |
Dec 1985 |
JPX |
62-286284 |
Dec 1987 |
JPX |
2-098945 |
Apr 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Nishihori et al., A self-aligned gate Al/GaAs/GaAs hetertrostructure field-effect transistor with an ion-implanted buried-channel for use in high efficiency power amplifiers, Jpn. J. Appl. Phys. vol. 37, pp 3200-3204, Jun. 1998. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
968854 |
Nov 1997 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
501209 |
Jul 1995 |
|