The present patent application is related to solid state light emission devices.
Solid-state light sources, such as light emitting diodes (LEDs) and laser diodes, can offer significant advantages over incandescent or fluorescent lighting. The solid-state light sources are generally more efficient and produce less heat than traditional incandescent or fluorescent lights. When LEDs or laser diodes are placed in arrays of red, green and blue elements, they can act as a source for white light or as a multi-colored display. Although solid-state lighting offers certain advantages, conventional semiconductor structures and devices used for solid-state lighting are relatively expensive. The high cost of solid-state light emission devices is partially related to the relatively complex and time-consuming manufacturing process for solid-state light emission devices.
Referring to
A drawback in the conventional LED devices is that different thermal expansions between the group III-V layers and the substrate can cause cracking in the group III-V layers or delamination between the group III-V layers from the substrate.
A factor contributing to complexity in some conventional manufacturing processes is that it requires a series of selective etch stages. For example, the cathode 170 in the conventional LED structure 100 shown in
It is also desirable to increase active light emission intensities. The conventional LED device in
Another requirement for LED devices is to properly direct inward-propagating light emission to the intended light illumination directions. A reflective layer is often constructed under the light emission layers to reflect light emission. One challenge associated with a metallic reflective layer is that the metals such as Aluminum have lower melting temperatures than the processing temperatures for depositing Group III-V compound layers on the metallic reflective layer. The metallic reflective layer often melts and loses reflectivity during the high temperature deposition of the Group III-V compound layers.
The disclosed light emitting device and associated manufacturing processes are intended to overcome above described drawbacks in conventional solid state lighting devices. Embodiments may include one or more of the following advantages. An advantage associated with the disclosed solid-state lighting structures and fabrication processes is that active light emitting areas and light emission efficiency can be significantly improved.
Another significant advantage associated with the disclosed solid-state lighting structures and fabrication processes is that a reflective layer can be properly formed under the light emission layers to effectively reflect the emitted light to intended light illumination directions.
Yet another significant advantage associated with the disclosed solid-state lighting structures and fabrication processes is that effective cooling can be provided by an entire conductive substrate during the lighting operation.
Moreover, the electrodes are arranged on the opposite sides of the disclosed light emission devices. Effective packaging techniques are provided without using wire bonding, which makes the packaged light emission modules more reliable and less likely to be damaged. Additionally, more than one light emission structure can be conveniently packaged in a single light emission module, which reduces packaging complexity and costs.
Furthermore, the disclosed LED structures and fabrication processes can overcome lattice mismatch between the group III-V layer and the substrate, and can prevent associated layer cracking and delamination that are found in some conventional LED structures.
In one general aspect, the present invention relates to a method for fabricating a light emitting device. The method includes forming a trench or a truncated trench in a first surface on a first side of a substrate, wherein the trench or a truncated trench comprises a first sloped surface not parallel to the first surface, wherein the substrate has a second side opposite to the first side of the substrate; forming light emission layers over the first trench surface and the first surface, wherein the light emission layer can emit tight; and removing at least a portion of the substrate from the second side of the substrate to expose at least one of the light emission layers.
Implementations of the system may include one or more of the following. The method can further include forming abuse electrode layer over the light emission layers before the step of removing at least a portion of the substrate from the second side of the substrate, wherein the base electrode layer at least partially fills the trench or a truncated trench on the first side of the substrate. The base electrode layer can be formed by electroplating or deposition over the light emission layers on the first side of the substrate. The base electrode layer can include a metallic material or a conducting polymer. The method can further include a reflective layer on the light emission layers, wherein the base electrode layer is formed on the reflective layer. The method can further include forming a transparent conductive layer over the light emission layers on the second side of the substrate after the step of removing at least a portion of the substrate from the second side of the substrate. The light emission layers can emit light in response to an electric current flowing across the base electrode layer and the transparent conductive layer. The substrate can include silicon, SiC, ZnO, Sapphire, or GaN. The first surface can be substantially parallel to a (100) crystal plane of the substrate, and wherein the first sloped surface is substantially parallel to a (111) crystal plane of the substrate. The substrate can have a (100) crystal plane and a (111) crystal plane, wherein the first surface is substantially parallel to the (100) crystal plane, and wherein the first sloped surface is substantially parallel to the (111) crystal plane. The light emission layers can include at least one quantum well formed by Group III-V compounds. The quantum well can include: a first III-V layer; a quantum-well layer, such as InGaN, on the first III-V layer; and a second III-V layer on the quantum-well layer. The III-V layers are preferably III-nitride layers. The method can further include forming a buffer layer on the first sloped surface before the step of forming light emission layers, wherein the light emission layers are formed on the buffer layer. The buffer layer can include a material selected from the group consisting of GaN, ZnO, AlN, Hfn, AlAs, SiCN, TaN, and SiC. The step of removing can form a protrusion on the second side of the substrate. The protrusion can have the shape of a pyramid, a truncated pyramid or an elongated pyramid, wherein the first sloped surface is a substantially flat face in part defining the pyramid, the truncated pyramid or the elongated pyramid.
In another general aspect, the present invention relates to a method for fabricating a light emitting device. The method includes forming light emission layers having monolithic crystal structures on a silicon substrate, wherein the light emission layers can emit light when an electric current flows across the light emission layers, wherein the silicon substrate is on a first side of the light emission layers; forming abuse electrode layer over a second side of the light emission layers, the second side being opposite to the first side, wherein the base electrode layer comprises a non-crystalline conductive material; and removing at least a portion of silicon on the first side of the light emission layers to expose at least one of the light emission layers. The light emission layers can include a monolithic quantum well formed by Group III-V compounds. The non-crystalline conductive material can include a metallic material or a conducting polymer.
The method can further include a reflective layer on the first side of the light emission layers, wherein the base electrode layer is formed on the reflective layer; and forming a transparent conductive layer over the second side of the light emission layers after the step of removing at least a portion of the silicon substrate.
In another general aspect, the present invention relates to a method for making a light emission module. The method can include constructing one or more light emitting structures on a conductive substrate, wherein each of the one or more light emitting structures comprises light emission layers and a transparent conductive layer on the light emission layers; attaching the one or more light emitting structures to a mounting substrate by an electric interconnect, the mounting substrate having a first electrode and a second electrode; allowing the first electrode to be in electrical connection with the conductive substrate; and allowing the second electrode to be in electric connection with the transparent conductive layer, wherein the light emission layers in each of one or more light emitting structures can emit light when an electric current flows across the first electrode and the second electrode.
In another general aspect, the present invention relates to a light emitting device that includes a conductive substrate having a first substrate surface, wherein the conductive substrate includes a conductive material; a protrusion formed on the conductive substrate, wherein the protrusion can be defined in part by a first protrusion surface that is not parallel to the first substrate surface; and light emission layers disposed over the first protrusion surface, wherein the light emission layers can emit light when an electric field is applied across the light emission layers.
Implementations of the system may include one or more of the following. The conductive material can include a metallic material or a conducting polymer. The protrusion can have the shape of a pyramid, a truncated pyramid or an elongated pyramid, wherein the first substrate surface is a substantially flat face in part defining the pyramid, the truncated pyramid or the elongated pyramid. The first protrusion surface can have an angle between 20 degrees and 80 degrees relative to the first substrate surface. The light emission layers can include at least one quantum well formed by Group III-V compounds. The quantum well can be formed by a first III-V layer; a quantum-well layer on the first layer; and a second III-V layer on the quantum well layer. The light emitting device can further include a reflective layer formed between the conductive substrate and the light emission layers. The reflective layer can include aluminum, silver, gold, mercury, chromium, or nickel. The light emitting device can further include a transparent conductive layer, such as ITO (tin-doped indium oxide) layer or an ICP (intrinsically conducting polymer) layer, formed over the light emission layers, wherein the electric field across the light emission layers is produced by a voltage applied between the transparent conductive layer and the conductive substrate. The tight emitting device can further include an electrode layer around the protrusion, wherein the electrode layer is in electric connection with the transparent conductive layer.
In another general aspect, the present invention relates to a tight emitting device that includes a non-crystalline conductive substrate; and light emission layers having monolithic crystal structures disposed over the conductive substrate, wherein the light emission layers can emit light when an electric field is applied across the light emission layers.
Implementations of the system may include one or more of the following. The light emission layers can include at least one monolithic quantum well formed by Group III-V compounds. The monolithic quantum well can be formed by a first III-V layer; a quantum-well layer on the first III-V layer; and a second III-V layer on the quantum well layer. The tight emitting device can further include a reflective layer formed between the conductive substrate and the light emission layers. The light emitting device can further include a transparent conductive layer formed over the light emission layers, wherein the electric field across the light emission layers is produced by a voltage applied between the transparent conductive layer and the conductive substrate. The light emitting device can further include a protrusion formed on the conductive substrate, wherein the conductive substrate comprises a first substrate surface outside of the protrusion, wherein the protrusion is defined in part by first protrusion surface that is not parallel to the first substrate surface. The protrusion can have the shape of a pyramid, a truncated pyramid or an elongated pyramid. The non-crystalline conductive substrate can include a metallic material or a conducting polymer.
In another general aspect, the present invention relates to a light emission module that includes a mounting substrate having a first electrode and a second electrode; one or more light emitting structures constructed on a conductive substrate, wherein each of the one or more light emitting structures comprises light emission layers and a transparent conductive layer on the light emission layers, wherein the light emission layers in each of one or more light emitting structures can emit light when a voltage is applied between the transparent conductive layer and the conductive substrate; and an electric interconnect that can attach or clamp the one or more light emitting structures to the mounting substrate to allow the first electrode to be in electrical connection with the conductive substrate and the second electrode to be in electric connection with the transparent conductive layer.
Implementations of the system may include one or more of the following. The one or more light emitting structures can include one or more protrusions on the conductive substrate, wherein the light emission layers are formed on the one or more protrusions. The one or more light emitting structures can further include an electrode layer around the protrusion, the electrode layer in electric connection with the transparent conductive layer, wherein the electric interconnect can electrically connect the electrode layer to the second electrode. The electric interconnect can include a window over the light emission layers in the one or more light emitting structures to allow light emitted from the light emission layers to pass through when the electric interconnect clamps the one or more light emitting structures to the mounting substrate.
The following drawings, which are incorporated in and from a part of the specification, illustrate embodiments of the present invention and, together with the description, serve to explain the principles of the invention.
Referring to FIGS. 2 and 3A-3D (
Referring to
A plurality of light emitting layers 340 are next formed on the buffer layer 335 (step 225). The light emitting layers 340 include semiconductor quantum well layers that can produce and confine electrons and holes under an electric field. The recombination of the electrons and the holes can produce light emission. The emission wavelengths are determined mostly by the bandgap of the material in the quantum-well layers. Exemplified light emitting layers 340 can include, from the buffer layer 335 and up, an AlGaN layer (about 4,000 A in thickness), a GaN:Si (GaN doped with silicon) layer (about 1.5 μm in thickness), an InGaN layer (about 50 A in thickness), a GaN:Si layer (about 100 A in thickness), an AlGaN:Mg layer (about 100 A in thickness), and GaN:Mg (GaN doped with magnesium) about 3,000 A in thickness). The GaN:Si layer (about 100 A in thickness) and the InGaN layer can be repeated several times (e.g., 3 to 7 times) on top of each other to form a periodic quantum well structure.
The buffer layer 335 and the light emitting layers 340 can be formed using atomic layer deposition (ALD), Chemical Vapor Deposition (CVD), Metal Organic Chemical Vapor Deposition (MOCVD), Plasma Enhanced Chemical Vapor Deposition (PECVD), Chemical Vapor Deposition (CVD), Physical vapor deposition (PVD) or e-beam epitaxial growth. The formation of the buffer layer(s) 335 between the substrate 300 and the light emitting layers 340 can reduce mechanical strain between the (111) silicon surfaces of the substrate 300 and the light emitting layers 340, and prevent cracking and delamination in the light emitting layers 340. As a result, the quantum-well layers can have monolithic crystal structures with matched crystal lattices. Light emitting efficiency of the LED device can be improved. Details of forming trenches, the buffer layer, and the light emitting layers are disclosed in U.S. patent application Ser. No. 12/177,114, titled “Light Emitting Device” filed on Jul. 21, 2008 (now abandoned), and U.S. patent application Ser. No. 11/761,446, titled “Silicon Based Solid State Lighting” filed on Jun. 12, 2007 (now U.S. Pat. No. 7,956,370), both by the present inventor, the disclosures of which are incorporated herein by reference.
A reflective layer 345 is next, referring to
A base electrode layer 350 is next formed on the reflective layer (
Next, the silicon material in the substrate 300 is removed by wet-etch or by mechanical grinding/polishing and selective dry-etch, or any combination process, using KOH at a proper etching temperature known in the art, from the second side 320 below the buffer layer 335 and the light emitting layers 340 to expose the buffer layer 335 (
Next, the buffer layer(s) 335 are removed using selective dry-etch, selective reactive ion etch or plasma-enhanced reactive ion etch from the second side 320 of the light emitting structure 370 (
A conductive ring layer (ring electrode) 380 is next formed on the transparent conductive layer 375 around the pyramids or the elongated pyramids as shown in
It should be understood that the shape and the size the dimple 355 may vary with the dimension of the light emission structure 370. A light emission structure having a lateral dimension of 2 mm or larger may have a large and deep dimple 355 in the base electrode layer 350 as shown in
When the electric interconnect 450 and the light emission structure 370 are tightly clamped to the substrate 400, the electrode layers 410 and 430 are connected with the transparent conductive layer 375. The electrode layer 420 is connected with the base electrode layer 350. An electric voltage applied across the electrode layer 420 and the electrode layers 410 and 430 can thus produce an electric field across the light emission layers 340 (in
In some embodiments, referring to FIGS. 6 and 7A-7J, a silicon substrate 700 has a first side 710 having a surface 701 and a second side 720 opposing to the first side 710. The substrate 700 can be a (100) silicon wafer with the surface 701 is along a (100) crystalline plane. The substrate 700 can also be formed by SiC, Sapphire, or GaN. SiN layers 702 are deposited on both the first side and the second side of the silicon substrate 700 (step 605,
The silicon substrate 700 is then etched through the opening 705 to form a trench 708 (step 615,
One or more buffer layers (not shown for clarity) are next formed. The buffer layer(s) can comprise AlN in a thickness range between about 1 nm and about 1000 nm, such as 10 to 100 Angstroms. The buffer layer and the light emitting layers 740 can be formed using atomic layer deposition (ALD), Chemical Vapor Deposition (CVD), Metal Organic Chemical Vapor Deposition (MOCVD), Plasma Enhanced Chemical Vapor Deposition (PECVD), Chemical Vapor Deposition (CVD), Physical Vapor Deposition (PVD), or e-beam or molecular-beam epitaxial deposition (MBE). The buffer layer preferentially deposits, using these deposition techniques, on the (111) silicon surfaces 731 of substrate 700, but not on the surface of mask 702M, which lies on the (100) silicon surface 701.
A plurality of light emitting layers 740 are next formed on the buffer layer (step 625,
The light emitting layers 740 include semiconductor quantum well layers that can produce and confine electrons and holes under an electric field. The recombination of the electrons and the holes can produce light emission. The emission wavelengths are determined mostly by the bandgap of the material in the quantum-well layers. Exemplified light emitting layers 740 can include, from the buffer layer, an AlGaN layer (about 4,000 A in thickness), a GaN:Si layer (silicon-doped GaN layer of about 1.5 μm in thickness), an InGaN layer (about 50 A in thickness), a GaN:Si layer (silicon-doped GaN of about 100 A in thickness), an AlGaN:Mg layer (magnesium doped AlGaN of about 100 A in thickness), and GaN:Mg (magnesium-doped GaN of about 3,000 A in thickness). The GaN:Si layer (silicon-doped GaN of about 100 A in thickness) and the InGaN layer can be repeated several times (e.g., 3 to 7 times) on top of each other to form a periodic quantum well structure. The light emitting layers 740 can for example be formed by MOCVD. Silicon doping renders the layer n-type and magnesium doping renders the layer p-type, as is well known in the art. Required dopant amounts also are well known in the art.
The formation of the buffer layer(s) between the substrate 700 and the light emitting layers 740 can reduce mechanical strain between the (111) silicon surfaces of the substrate 700 and the light emitting layers 740, and prevent cracking and delamination in the light emitting layers 740. As a result, the quantum-well layers can have monolithic crystal structures with matched crystal lattices. Light emitting efficiency of the LED device can be improved. Details of forming trenches, the buffer layer, and the light emitting layers are disclosed in U.S. patent application Ser. No. 12/177,114, titled “Light Emitting Device” filed on Jul. 21, 2008 (now abandoned), and U.S. patent application Ser. No. 11/761,446, titled “Silicon Based Solid State Lighting” filed on Jun. 12, 2007 (now U.S. Pat. No. 7,956,370), both by the present inventor, the disclosures of which are incorporated herein by reference.
After MOCVD layers, a surface treatment on top of GaN:Mg (about 3,000 A in thickness) can be applied to further enhance light emitting efficiency. This treatment can be dry or wet etch with or without patterning.
A reflective layer 745 is next formed on the light emitting layers 740 (step 630,
A base electrode layer 750 is next formed on the reflective layer 745 (
Next, the silicon material in the substrate 700 and the SiN layer 702 are removed from the second side 720 below the buffer layer and the light emitting layers 740 (
A transparent conductive layer 775 comprising for example ITO is next formed on the light emitting layers on the second side of the substrate and on the mask layer 702M as well (
A conductive ring layer (ring electrode) 780 is next formed on the transparent conductive layer 775, which is atop mask layer 702M around the pyramids 760 (
A notable feature of the light emitting structure 770 is that multiple pyramids 760 can be formed on a single device in a series of common processing steps. The light emitting layers formed on the multiple pyramids, the truncated pyramids or the elongated pyramids can significantly increase lighting intensity. The number of pyramids, truncated pyramids or elongated pyramids in a single light emitting structure can be varied to customize the dimensions of the lighting device.
Another notable feature of the light emitting structure 770 is that the quantum-well layers having monolithic crystal structures are formed over a non-crystalline conductive substrate that are made of metals or conductive polymers. The monolithic crystal structure of the quantum well layers allows the light emission layers that comprise the monolithic quantum layers to have high light emission efficiency. The non-crystalline conductive substrate functions as one of the two electrodes for applying the electric field, and can provide cooling to the light emission device during operation.
Referring to
When the electric interconnect 450 and the light emission structure 475 are tightly clamped to the substrate 400, the electrode layers 410 and 430 are connected with the transparent conductive layer 375 through electric interconnect 450. The electrode layer 420 on substrate 400 is connected with the base electrode layer 350. An electric voltage applied across the electrode layer 420 and the electrode layers 410 and 430 can thus produce an electric field across the light emission layers 340 (in
An advantage of the light emission modules 500 (
The packaging of light emitting modules (step 260 in
An advantage associated with the disclosed light emission device and fabrication processes is that light emitting layers are constructed on surfaces sloped relative to the substrate, which can significantly increase light emission areas and efficiency. Another advantage of the disclosed light emission device and fabrication processes is that silicon wafers can be used to produce solid state LEDs. Manufacturing throughput can be much improved since silicon wafer can be provided in much larger dimensions (e.g., 8 inch, 12 inch, or larger) compared to the substrates used in the conventional LED structures. Furthermore, the silicon-based substrate can also allow driving and control circuit to be fabricated in the substrate. The light emission device can thus be made more integrated and compact than conventional LED devices. Another advantage associated with the disclosed devices and fabrication processes is that the disclosed light emitting structures can be fabricated using existing commercial semiconductor processing equipment such as ALD and MOCVD systems. The disclosed fabrication processes can thus be more efficient in cost and time that some conventional LED structures that need customized fabrication equipments. The disclosed fabrication processes are also more suitable for high-volume semiconductor lighting device manufacture. Yet another advantage of the disclosed light emitting structures and fabrication processes is that multiple buffer layers can be formed to smoothly match the crystal lattices of the silicon substrate and the lower group III-V layer. Yet another advantage of the disclosed light emitting structures and fabrication processes is that a surface treatment is applied to p-doped GaN to enhance light emitting efficiency. Yet another advantage of the disclosed LED structures and fabrication processes is that a transparent conductive layer formed on the light emitting layers and a reflective layer formed under the light emitting layers can maximize light emission intensity from the upper surfaces of the LED structures. Yet another advantage of the disclosed light emitting structures and fabrication processes is that light emitting layers are directly in contact with conductive metal substrate, which insures the best thermal conductivity during LED operation. This can increase both LED life time and efficiency, especially for high brightness and high power LEDs. Yet another advantage of the disclosed light emitting structures and fabrication processes is that there is a wafer level common electrode to use wireless wafer lever packaging.
The foregoing descriptions and drawings should be considered as illustrative only of the principles of the invention. The invention may be configured in a variety of shapes and sizes and is not limited by the dimensions of the preferred embodiment. Numerous applications of the present invention will readily occur to those skilled in the art. Therefore, it is not desired to limit the invention to the specific examples disclosed or the exact construction and operation shown and described. Rather, all suitable modifications and equivalents may be resorted to, falling within the scope of the invention. For example, the n-doped and the p-doped group III-V layers can be switched in position, that is, the p-doped group III-V layer can be positioned underneath the quantum-well layer and n-doped group III-V layer can be positioned on the quantum-well layer. The disclosed LED structure may be suitable for emitting green, blue, and emissions of other colored lights. In another example, a (111) silicon wafer can be used as a substrate to allow trenches having (100) sloped surfaces to form in the substrate.
Moreover, the sloped protrusion surface can be at an angle between 20 degrees and 80 degrees, or as a more specific example, between 50 degrees and 60 degrees, relative to the upper surface of the substrate. The emission surfaces on a protrusion in the disclosed light emitting device can be more than 1.2, or 1.4, or 1.6 times of the base area of the protrusion. The large emission surface areas in the described light emitting devices allow the disclosed light emitting device can thus generate much higher light emission intensity than conventional LED devices.
The disclosed systems and methods are compatible with a wide range of applications such as laser diodes, blue/UV LEDs, Hall-effect sensors, switches, UV detectors, micro electrical mechanical systems (MEMS), and RF power transistors. The disclosed devices may include additional components for various applications. A laser diode based on the disclosed device can include reflective surfaces or mirror surfaces for producing lasing light. For lighting applications, the disclosed system may include additional reflectors and diffusers.
This application is a continuation-in-part of U.S. patent application Ser. No. 12/782,080, filed May 18, 2010, which is a continuation-in-part of U.S. patent application Ser. No. 12/691,269, filed Jan. 21, 2010—the entire contents of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4761681 | Reid | Aug 1988 | A |
5793062 | Kish, Jr. et al. | Aug 1998 | A |
5838029 | Shakuda et al. | Nov 1998 | A |
5854088 | Plais et al. | Dec 1998 | A |
5905275 | Nunoue et al. | May 1999 | A |
6233265 | Bour et al. | May 2001 | B1 |
6345063 | Bour et al. | Feb 2002 | B1 |
6426512 | Ito et al. | Jul 2002 | B1 |
6635901 | Sawaki et al. | Oct 2003 | B2 |
6657237 | Kwak et al. | Dec 2003 | B2 |
6844569 | Lee et al. | Jan 2005 | B1 |
6881981 | Tsuda et al. | Apr 2005 | B2 |
6936851 | Wang | Aug 2005 | B2 |
6949395 | Yoo | Sep 2005 | B2 |
7063995 | Hata et al. | Jun 2006 | B2 |
7087934 | Oohata et al. | Aug 2006 | B2 |
7176480 | Ohtsuka et al. | Feb 2007 | B2 |
7453093 | Kim et al. | Nov 2008 | B2 |
7473571 | Hwang et al. | Jan 2009 | B2 |
7550775 | Okuyama | Jun 2009 | B2 |
7816156 | Choi et al. | Oct 2010 | B2 |
7956370 | Pan | Jun 2011 | B2 |
7968356 | Kim | Jun 2011 | B2 |
7982205 | Wang | Jul 2011 | B2 |
8022430 | Hata | Sep 2011 | B2 |
8129205 | Rana et al. | Mar 2012 | B2 |
8138511 | Baur et al. | Mar 2012 | B2 |
8148744 | Niki et al. | Apr 2012 | B2 |
8217418 | Pan et al. | Jul 2012 | B1 |
8304794 | Pan | Nov 2012 | B2 |
8313963 | Pan | Nov 2012 | B2 |
20010022495 | Salam | Sep 2001 | A1 |
20010035580 | Kawai | Nov 2001 | A1 |
20040113166 | Tadatomo et al. | Jun 2004 | A1 |
20050145862 | Kim et al. | Jul 2005 | A1 |
20050179025 | Okuyama et al. | Aug 2005 | A1 |
20050179130 | Tanaka et al. | Aug 2005 | A1 |
20050199891 | Kunisato et al. | Sep 2005 | A1 |
20060033114 | Schranz | Feb 2006 | A1 |
20060169987 | Miura et al. | Aug 2006 | A1 |
20070073448 | Takubo et al. | Mar 2007 | A1 |
20070200135 | Wang | Aug 2007 | A1 |
20080006762 | Fadell et al. | Jan 2008 | A1 |
20080032436 | Lee et al. | Feb 2008 | A1 |
20080179611 | Chitnis et al. | Jul 2008 | A1 |
20080191605 | Lin et al. | Aug 2008 | A1 |
20080251808 | Kususe et al. | Oct 2008 | A1 |
20080303042 | Minato et al. | Dec 2008 | A1 |
20080308835 | Pan | Dec 2008 | A1 |
20090026486 | Jinushi | Jan 2009 | A1 |
20090026490 | Kim et al. | Jan 2009 | A1 |
20090032799 | Pan | Feb 2009 | A1 |
20090121250 | DenBaars et al. | May 2009 | A1 |
20090159869 | Ponce et al. | Jun 2009 | A1 |
20090159870 | Lin et al. | Jun 2009 | A1 |
20090267096 | Kim | Oct 2009 | A1 |
20090298212 | Pan | Dec 2009 | A1 |
20090325334 | Kwak et al. | Dec 2009 | A1 |
20100019277 | Hata et al. | Jan 2010 | A1 |
20100062554 | Kim | Mar 2010 | A1 |
20100078670 | Kim et al. | Apr 2010 | A1 |
20100148202 | Tomoda | Jun 2010 | A1 |
20100203662 | Pan | Aug 2010 | A1 |
20100308300 | Pan | Dec 2010 | A1 |
20110024722 | Moustakas et al. | Feb 2011 | A1 |
20110108800 | Pan | May 2011 | A1 |
20110114917 | Pan | May 2011 | A1 |
20110175055 | Pan | Jul 2011 | A1 |
20110177636 | Pan et al. | Jul 2011 | A1 |
20110233581 | Sills et al. | Sep 2011 | A1 |
20120043525 | Pan | Feb 2012 | A1 |
20120205617 | Pan | Aug 2012 | A1 |
Number | Date | Country |
---|---|---|
1638162 | Jul 2005 | CN |
2006-045648 | Feb 1994 | JP |
2002-261327 | Sep 2002 | JP |
2005-064204 | Mar 2005 | JP |
2005-328073 | Nov 2005 | JP |
10-2003-0074824 | Sep 2003 | KR |
10-0649769 | Nov 2006 | KR |
10-0705226131 | Apr 2007 | KR |
Entry |
---|
Authorized officer Julio Maldonado, International Search Report and Written Opinion in PCT/US2011/020603, mailed Dec. 6, 2011, 11 pages. |
Authorized officer Young Bae Lee, International Search Report and Written Opinion in PCT/US2010/035020, mailed Dec. 17, 2010, 14 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2010/035020, mailed Dec. 22, 2011, 10 pages. |
Authorized officer Young Bae Lee, International Search Report and Written Opinion in PCT/US2008/068067, mailed Feb. 26, 2009, 12 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2008/068067, mailed Jan. 13, 2011, 7 pages. |
Authorized officer Jae Hun Park, International Search Report and Written Opinion in PCT/US2008/008868, mailed Apr. 15, 2009, 13 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2008/008868, mailed Feb. 3, 2011, 8 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2011/020603, mailed Aug. 2, 2012, 10 pages. |
Authorized officer Hye Lyun Park, International Search Report and Written Opinion in PCT/US2012/024361, mailed Jun. 27, 2012, 8 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2012/024361, mailed Aug. 29, 2013, 5 pages. |
Number | Date | Country | |
---|---|---|---|
20120241809 A1 | Sep 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12782080 | May 2010 | US |
Child | 13489955 | US | |
Parent | 12691269 | Jan 2010 | US |
Child | 12782080 | US |