Claims
- 1. A semiconductor device comprising:
- a substrate;
- a polycrystalline semiconductor layer having a first surface in contact with said substrate and a second surface opposite said first surface;
- a first region within said polycrystalline semiconductor layer containing oxygen at a concentration in the range 10.sup.19 to 10.sup.21 atoms/cm.sup.3 ;
- a second region in said polycrystalline semiconductor layer containing a peak concentration of a conductivity altering dopant; and
- wherein a portion of said first region lies between said second region and said first surface.
- 2. The device of claim 1 wherein said first region has a thickness of at least one-fourth the thickness of said polycrystalline semiconductor layer.
- 3. A semiconductor device comprising:
- a substrate;
- a polycrystalline semiconductor layer having a first surface in contact with said substrate and a second surface opposite said first surface;
- a first region within said polycrystalline semiconductor layer containing oxygen at a concentration in the range 10.sup.19 to 10.sup.21 atoms/cm.sup.3 ;
- a second region in said polycrystalline semiconductor layer containing a peak concentration of a conductivity altering dopant; and
- wherein a portion of said first region lies between said second region and said second surface.
- 4. The device of claim 3 wherein said first region has a thickness of at least one-fourth the thickness of said polycrystalline semiconductor layer.
- 5. A semiconductor device comprising:
- a substrate having an insulating surface;
- a polycrystalline semiconductor layer on said insulating surface, wherein said polycrystalline layer has a first region doped with a first dopant a second region substantially free of said first dopant, and a third region containing oxygen or nitrogen at a concentration in the range 10.sup.19 to 10.sup.21 atoms/cm.sup.3 located laterally between said first and second regions.
- 6. A semiconductor device comprising:
- a substrate having an insulating surface;
- a polycrystalline semiconductor layer on said insulating surface, wherein said polycrystalline layer has a first region doped with a first dopant, a second region substantially free of said first dopant, and a third region implanted with oxygen or nitrogen to a dose in the range from more than 10.sup.14 to less than 10.sup.17 ions/cm.sup.2 located laterally between said first and second regions.
- 7. The semiconductor device of claim 31 wherein said dose is in the range from 10.sup.15 to about 10.sup.16 ions/cm.sup.2.
Parent Case Info
This is a division of application Ser. No. 821,095, filed Jan. 21, 1986.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4380773 |
Goodman |
Apr 1983 |
|
4689667 |
Aronowitz |
Aug 1987 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
0101739 |
Feb 1973 |
EPX |
1542651 |
Apr 1975 |
GBX |
1536716 |
Apr 1975 |
GBX |
Non-Patent Literature Citations (1)
Entry |
IEEE Electron Device Letters, vol. EDL-2, No. 12, Dec. 1981, "Effects of Grain . . . Mosfet's", by Ng et al., pp. 316-318. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
821095 |
Jan 1986 |
|