Claims
- 1. A memory access control system for a memory unit in a data processing system for reading out element data from the memory unit and providing sequential data processing, especially for vector processing, said memory access control system comprising
- address holding register means for holding addresses which indicate where the element data is stored when an element address is set in said address holding register means;
- memory means for storing sequence data indicating the sequence of an element data stored in the memory unit;
- shift register means connected to the memory means at least for storing the contents of the memory means corresponding to the address which is in use for accessing to said memory unit in accordance with a selected content of said address holding register means, said shift register means having outputs; and
- data buffer register means connected to said memory unit and controlled by the outputs of said shift register means whereby the element data read out from said memory unit is stored at a location of said data buffer register means by means of the outputs of said shift register means.
- 2. A memory access control system as claimed in claim 1, wherein said memory means comprises a plurality of registers corresponding to said address holding register means, and further comprising counter means connected to said plurality of registers for supplying sequence data to said registers, said sequence data corresponding to the address set in said address holding register means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
49-122438 |
Oct 1974 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 624,915, filed Oct. 22, 1975, and now abandoned.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
624915 |
Oct 1975 |
|