Fields, "Low Voltage Memory Cell", IBM TDB, vol. 22, No. 10, Mar. 1980, pp. 4555-4556. |
Denis et al, "Static RAM Cell with Selected Barrier Height Schottky Diodes," IBM TDB, vol. 24, No. 1A, Jun. 1981, pp. 85-87. |
Shen, "Multi-Port RAM Cell Structure" IBM TDB, vol. 26, No. 7B, Dec. 1983, pp. 3588-3589. |
IBM Technical Disclosure Bulletin, vol. 14, No. 11, p. 3211, Apr. 1972, W. D. Pricer et al., "Memory Array Selection Technique." |
IBM Technical Disclosure Bulletin, vol. 14, No. 12, pp. 3640-3641, May 1972, U. Baitinger et al., "Monolithic Storage Cell with FETs." |
IBM Technical Disclosure Bulletin, vol. 17, No. 11, pp. 3338-3339, Apr. 1975, H. Linton et al., "Low-Power FET Storage Cell." |
IBM Technical Disclosure Bulletin, vol. 31, No. 1, p. 291, Jun. 1988, W. D. Loehlein et al., "Combined Single/Dual-Port Array Approach with 6-Device Cell." |
IEEE Journal of Solid-State Circuits article, vol. SC-20, No. 5, pp. 1012-1017, Oct. 1985, H. Takahashi et al., "A 240K Transistor CMOS Array with Flexible Allocation of Memory and Channels." |
IEEE Journal of Solid-State Circuits article, vol. SC-22, No. 4, pp. 616-619, Aug. 1987, H. De Los Santos et al., "On the Analysis and Design of CMOS-Bipolar SRAM'S." |
IEEE Journal of Solid-State Circuits article, vol. SC-22, No. 5, pp. 847-849, Oct. 1987, S. Miyaoka et al., "A 7-ns/350-mW 64-kbit ECL-Compatible RAM." |
IEEE Journal of Solid-State Circuits article, vol. SC-22, No. 5, pp. 657-662, Oct. 1987, G. Kitsukawa et al., "An Experimental 1-Mbit BiCMOS DRAM." |
IEEE Journal of Solid-State Circuits article, vol. SC-22, No. 5, pp. 712-720, Oct. 1987, K. O'Connor, "The Twin-Port Memory Cell." |
IEEE Journal of Solid-State Circuits article, vol. 23, No. 1, pp. 68-73, Feb. 1988, T. Douseki et al., "BICMOS Circuit Technology for a High-Speed SRAM." |
IEEE Journal of Solid-State Circuits article, vol. 23, No. 5, pp. 1030-1039, Oct. 1988, T-S Yang et al., "A4-ns 4Kx1-bit Two-Port BICMOS SRAM." |
IEEE Journal of Solid-State Circuit Conference Proceedings, pp. 132-133, Feb. 26, 1987, S. Miyaoka et al., "A 7ns/350-mW 64 EC1 Compatible RAM." |
Intel Memory Components Handbook article, pp. 3-38 to 3-45, Mar. 1980, J. Altnether, "High Speed Memory System Design Using 2147H." |