Claims
- 1. A memory cell configuration, comprising:
a signal line; and memory cells; each one of said memory cells having two magnetoresistive elements; in each one of said memory cells, said two magnetoresistive elements are magnetized to have different resistances; said signal line connecting said two magnetoresistive elements of one of said memory cells in series to form an overall resistor with two ends; one of said two ends of said overall resistor being connected to a first voltage having a magnitude and a polarity; and another one of said two ends of said overall resistor being connected to a second voltage having a magnitude equal to the magnitude of said first voltage and a polarity opposite the polarity of the first voltage.
- 2. The memory cell configuration according to claim 1, wherein each one of said two magnetoresistive elements of each one of said memory cells is selected from the group consisting of a Giant Magnetoresistance element and a Tunneling Magnetoresistance element.
- 3. The memory cell configuration according to claim 2, wherein said two magnetoresistive elements of one of said memory cells are configured adjacent to one another in a plane.
- 4. The memory cell configuration according to claim 1, wherein said two magnetoresistive elements of one of said memory cells are configured adjacent to one another in a plane.
- 5. The memory cell configuration according to claim 1, comprising:
a plurality of first lines running parallel to each other; and a plurality of second lines running parallel to each other; said plurality of said first lines and said plurality of said second lines crossing each another; said two magnetoresistive elements of each one of said memory cells being connected between one of said plurality of said first lines and one of said plurality of said second lines; and said two magnetoresistive elements of one of said memory cells being connected to different ones of said plurality of said first lines and to a same one of said plurality of said second lines.
- 6. The memory cell configuration according to claim 1, wherein:
each one of said two magnetoresistive elements of each one of said memory cells includes at least a first ferromagnetic layer element, a nonmagnetic layer element, and a second ferromagnetic layer element, said nonmagnetic layer element is configured between said first ferromagnetic layer element and said second ferromagnetic layer element; in each one of said memory cells, said first ferromagnetic layer element and said second ferromagnetic layer element of a first one of said two magnetoresistive elements have magnetizations that are oriented parallel to each other; and in each one of said memory cells, said first ferromagnetic layer element and said second ferromagnetic layer element of a second one of said two magnetoresistive elements have magnetizations that are oriented anti-parallel to each other.
- 7. The memory cell configuration according to claim 6, wherein:
said first ferromagnetic layer element and said second ferromagnetic layer element of each one of said two magnetoresistive elements of each one of said memory cells includes at least one element selected from the group consisting of Fe, Ni, Co, Cr, Mn, Bi, Gd and Dy; said first ferromagnetic layer element and said second ferromagnetic layer element of each one of said two magnetoresistive elements of each one of said memory cells lie in layer planes; said first ferromagnetic layer element of each one of said two magnetoresistive elements of each one of said memory cells has a thickness between 2 nm and 20 nm perpendicular to the layer planes; said second ferromagnetic layer element of each one of said two magnetoresistive elements of each one of said memory cells has a thickness between 2 nm and 20 nm perpendicular to the layer planes; said nonmagnetic layer element of each one of said two magnetoresistive elements of each one of said memory cells includes a material selected from the group consisting of Al2O3, NiO, HfO2, TiO2, NbO, SiO2, Cu, Au, Ag and Al; and said nonmagnetic layer element of each one of said two magnetoresistive elements of each one of said memory cells has a thickness between 1 nm and 5 nm.
- 8. The memory cell configuration according to claim 1, comprising:
a plurality of lines; and a plurality of current followers; each one of said plurality of said current followers connected to a respective one of said plurality of said lines.
- 9. The memory cell configuration according to claim 1, comprising:
a plurality of first lines running parallel to each other; a plurality of second lines running parallel to each other; and a plurality of current followers; each one of said plurality of said current followers connected to a respective one of said plurality of said second lines; said plurality of said first lines and said plurality of said second lines crossing each another; said two magnetoresistive elements of each one of said memory cells being connected between one of said plurality of said first lines and one of said plurality of said second lines; and said two magnetoresistive elements of one of said memory cells being connected to different ones of said plurality of said first lines and to a given one of said plurality of said second lines.
- 10. A method for operating a memory cell configuration, which comprises:
providing a memory cell configuration that includes:
a signal line; and memory cells; each one of the memory cells having two magnetoresistive elements; in each one of the memory cells, the two magnetoresistive elements are magnetized to have different resistances; the signal line connecting the two magnetoresistive elements of one of the memory cells in series to form an overall resistor with two ends; one of the two ends of the overall resistor being connected to a first voltage having a magnitude and a polarity; and another one of the two ends of the overall resistor being connected to a second voltage having a magnitude equal to the magnitude of the first voltage and a polarity opposite the polarity of the first voltage; reading out information from the one of the memory cells by assessing whether a voltage drop on the signal line is greater than or less than zero; and changing the information stored in the one of the memory cells by changing the resistances of both of the magnetoresistive elements of the one of the memory cells.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 42 447.0 |
Sep 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE00/03017, filed Sep. 4, 2000, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/03017 |
Sep 2000 |
US |
Child |
10094865 |
Mar 2002 |
US |