Claims
- 1. A memory cell comprising:a transistor having a gate coupled to a word line and a current path coupled between a bit line and an internal cell node; a shunt word line extending across the memory cell that is electrically isolated from the word line and the transistor within the physical boundary of the memory cell; and a capacitor coupled to the internal cell node.
RELATED APPLICATION INFORMATION
The present application is a continuation of U.S. patent application Ser. No. 08/970,520, filed Nov. 14, 1997, now U.S. Pat. No. 6,028,783, incorporated herein by reference, and priority under 35 U.S.C. § 120 is claimed therefrom. Ser. No. 08/970,520 was filed concurrently with the following applications assigned to the assignee of the present invention, which are all hereby specifically incorporated by this reference:
Ser. No. 08/970,452, now U.S. Pat. No. 5,956,266 entitled “REFERENCE CELL FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,453, now U.S. Pat. No. 5,880,989 entitled “SENSING METHODOLOGY FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,518, now U.S. Pat. No. 5,986,919 entitled “REFERENCE CELL CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,519, now U.S. Pat. No. 5,969,980 entitled “SENSE AMPLIFIER CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,454, now U.S. Pat. No. 5,892,728 entitled “COLUMN DECODER CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,521, now U.S. Pat. No. 6,002,634 entitled “SENSE AMPLIFIER LATCH DRIVER CIRCUIT FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,522, now U.S. Pat. No. 5,978,251 entitled “PLATE LINE DRIVER CIRCUIT FOR A 1T/1C FERROELECTRIC MEMORY”; and
Ser. No. 08/970,448, now U.S. Pat. No. 5,995,406 entitled “PLATE LINE SEGMENTATION IN A 1T/1C FERROELECTRIC MEMORY”.
US Referenced Citations (31)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/970520 |
Nov 1997 |
US |
Child |
09/465724 |
|
US |