Claims
- 1. A semiconductor dynamic memory device arranged to be connected in an array of dynamic memory devices between one work address line and one bit line, said device comprising:
- a silicon body having a P minus epitaxial layer grown on said body;
- a gate lying within a gate region, connected to said one word address line for the array, said gate being formed at least by applying a gate oxide layer on said epitaxial layer and forming a conductive layer including a silicide material over the gate oxide for connection to said one word address line;
- a channel formed in said epitaxial layer below said gate by using a mask over the gate region to mask a portion of said epitaxial layer against doping;
- a source and a drain formed on opposite sides of said gate and said channel in said epitaxial layer, said source and drain being parts of respective source and drain regions that are formed, at least in part, by using the mask over the gate region to place N plus dopant into said epitaxial layer on both sides of said gate and channel, said drain being of substantially even thickness;
- a storage capacitor including a PN junction spaced laterally from said channel and formed by a second masking step diffusing a P plus dopant into a portion of the epitaxial layer and below part of what will be one of the source and drain regions; and
- a connection between the other of the source and drain regions to said one bit line.
- 2. The device of claim 1 in which said PN junction if formed by diffusing said N plus dopant into said epitaxial layer above said P plus dopant to concentrate said P plus dopant in said epitaxial layer.
- 3. The device of claim 1 in which said PN junction occurs between said portion of the epitaxial layer containing the P plus dopant and said drain, and said connection is between said source and said one bit line.
- 4. The device of claim 1 in which said silicon body includes a P plus substrate below said epitaxial layer.
- 5. The device of claim 1 in which said N plus dopant is phosphorus.
- 6. The device of claim 1 in which said P plus dopant is boron.
- 7. The device of claim 1 in which said gate oxide is about 200 Angstroms thick.
- 8. The device of claim 1 in which said gate conductive layer includes platinum silicide material.
- 9. The device of claim 1 in which said gate is formed by growing through thermal oxidation a gate oxide layer on said epitaxial layer, depositing a layer of polycrystalline silicon over said gate oxide layer, doping the polycrystalline silicon with a N plus dopant to make it more conductive, applying a mask over the gate region of the polycrystalline silicon, thermally oxidizing said doped polycrystalline silicon on both sides of said gate region to form silicon oxide and diffuse said N plus dopant into said epitaxial layer below said silicon oxide on both sides on said gate region to form at least parts of said source and drain regions, removing the mask, and forming said silicide material in the polycrystalline silicon in the gate region.
- 10. The device of claim 9 including a layer of oxide deposited at low temperature over said thermally oxidized and doped polycrystalline silicon.
Parent Case Info
This application is a continuation of application Ser. No. 07/085,286 filed Aug. 11, 1987 and now abandoned, which is a continuation of application Ser. No. 06/815,266 filed Dec. 24, 1985 and now abandoned, which is a continuation of application Ser. No. 06/400,557 filed Jul. 21, 1982 and now abandoned, which is a divisional of application Ser. No. 06/147,433 filed May 7, 1980 and now U.S. Pat. No. 4,441,246.
US Referenced Citations (14)
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, vol. 18, #10, p. 3288, by Abbas, Mar. 1976. |
IBM Technical Disclosure Bulletin, vol. 21, #21, pp. 3823-3824, by Rideout, Feb. 1979. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
147433 |
May 1980 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
85286 |
Aug 1987 |
|
Parent |
815266 |
Dec 1985 |
|
Parent |
400557 |
Jul 1982 |
|