Embodiments disclosed herein pertain to memory cells and to methods of forming a capacitor including current leakage paths having different total resistances.
Memory is one type of integrated circuitry and is used in computer systems for storing data. Memory may be fabricated in one or more arrays of individual memory cells. Memory cells may be written to, or read from, using digitlines (which may also be referred to as bitlines, data lines, or sense lines) and access lines (which may also be referred to as wordlines). The digitlines may conductively interconnect memory cells along columns of the array, and the wordlines may conductively interconnect memory cells along rows of the array. Each memory cell may be uniquely addressed through the combination of a digitline and a wordline.
Memory cells may be volatile, semi-volatile, or non-volatile. Non-volatile memory cells can store data for extended periods of time in the absence of power. Non-volatile memory is conventionally specified to be memory having a retention time of at least about 10 years. Volatile memory dissipates and is therefore refreshed/rewritten to maintain data storage. Volatile memory may have a retention time of milliseconds or less. Regardless, memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
A capacitor is one type of electronic component that may be used in a memory cell. A capacitor has two electrical conductors separated by electrically insulating material. Energy as an electric field may be electrostatically stored within such material. Depending on composition of the insulator material, that stored field will be volatile or non-volatile. For example, a capacitor insulator material including only SiO2 will be volatile. One type of non-volatile capacitor is a ferroelectric capacitor which has ferroelectric material as at least part of the insulating material. Ferroelectric materials are characterized by having two stable polarized states and thereby can comprise programmable material of a capacitor and/or memory cell. The polarization state of the ferroelectric material can be changed by application of suitable programming voltages and remains after removal of the programming voltage (at least for a time). Each polarization state has a different charge-stored capacitance from the other, and which ideally can be used to write (i.e., store) and read a memory state without reversing the polarization state until such is desired to be reversed. Less desirable, in some memory having ferroelectric capacitors the act of reading the memory state can reverse the polarization. Accordingly, upon determining the polarization state, a re-write of the memory cell is conducted to put the memory cell into the pre-read state immediately after its determination. Regardless, a memory cell incorporating a ferroelectric capacitor ideally is non-volatile due to the bi-stable characteristics of the ferroelectric material that forms a part of the capacitor. Other programmable materials may be used as a capacitor insulator to render capacitors non-volatile.
One type of memory cell has a select device electrically coupled in series with a ferroelectric capacitor. Current typically leaks through the select device to adjacent substrate material even when the select device is idle (i.e., when inactive or “off”). This leads to voltage drop at the adjacent electrode of the ferroelectric capacitor, thus creating a voltage differential between the two capacitor electrodes. This results in an electric field being applied across the ferroelectric material when the memory cell is idle. Even if small, such an electric field may start to flip individual dipoles in the ferroelectric material and continue until all are flipped, thus erasing a programmed state of the memory cell. This can occur over a small amount of time, thereby destroying or preventing non-volatility in the memory cell.
A memory cell 9 in accordance with an embodiment of the invention is shown and initially described with reference to a schematic-like
Memory cell 9, in one embodiment, comprises a select device 12 and a capacitor 14 electrically coupled in series (i.e., circuit) with select device 12, for example by a conductive (i.e., electrically) path 16 as shown. Capacitor 14 in the depicted diagram may be considered as comprising two conductive capacitor electrodes 18 and 20 having capacitor insulator material 19 there-between. In one embodiment, capacitor insulator material 19 is ferroelectric. Physically, path 16 may simply be a single electrode shared by capacitor 14 and select device 12. Capacitor 14 comprises an intrinsic current (i.e., electrical) leakage path from one of capacitor electrodes 18 or 20 to the other through capacitor insulator material 19. Such intrinsic path is diagrammatically shown as a dashed line in a path 22 going around capacitor insulator material 19 for clarity in
Memory cell 9 comprises a parallel (i.e., circuit-parallel) current leakage path 26 from one capacitor electrode 18 or 20 to the other. In one embodiment, parallel path 26 has a dominant band gap of 0.4 eV to 5.0 eV, and in one embodiment that is less than that of capacitor insulator material 19. Such may be greater than dominant band gap of capacitor insulator material 19 if parallel path 26 is sufficiently shorter in length than path 22. Regardless, in one embodiment parallel path 26 has some total resistance (e.g., shown as a resistor 28) that is lower than the total resistance of intrinsic current leakage path 22. By way of examples only, total resistance through intrinsic current leakage path 22 may be 1×1011-1×1018 ohms and total resistance through parallel path 26 may be 1×107-1×1017 ohms. In one embodiment, the parallel current leakage path is configured so that current there-through when the memory cell is idle is no more than one nanoampere.
Select device 12 when present may be any existing or yet-to-be-developed select device, including multiple devices. Examples include diodes, field effect transistors, and bipolar transistors. In operation, select device 12 may exhibit current leakage when the memory cell is idle (i.e., when the integrated circuitry associated with memory cell 9 is operationally “on”, but no “read” or “write” operation of memory cell 9 is occurring). A select device current leakage path 30 may exist, and is diagrammatically shown as a dashed line around select device 12, although such may be intrinsically/inherently through select device 12 or to underlying substrate (e.g., held at ground or other potential). Leakage path 30 is shown as having some total resistance 32. In one embodiment, parallel path 26 is configured so that current there-through when memory cell 9 is idle is greater than or equal to current leakage through path 30 when memory cell 9 is idle. Such will be dependent upon the construction and materials of select device 12, capacitor 14, parallel path 26, and upon voltages at various points within memory cell 9 in normal operation. Ideally and regardless, such enables voltage at electrodes 18 and 20 to be equal or at least very close to one another (e.g., within 50 millivolts) when idle whereby no or negligible electric field is created within capacitor insulator material 19 when memory cell 9 is idle. For example, and further, any voltage differential across the capacitor when idle ideally is such that any electric field in capacitor insulator material 19 is at least 20 times lower than the intrinsic coercive field of capacitor insulator material 19. Such may preclude unintended dipole direction change within a ferroelectric material 19. Alternately as examples, such may at least reduce risk of or increase time until unintended dipole direction change within a ferroelectric material 19.
In one embodiment, resistor 28 in parallel path 26 is a non-linear resistor between capacitor electrodes 18 and 20 exhibiting overall higher resistance at higher voltages (e.g., between 1 to 5 Volts) than at lower voltages (e.g., less than 250 millivolts). Ideally, such a non-linear resistor is formed towards providing a greater magnitude of reduction of current leakage in parallel path 26 during higher voltage “read” and “write” operations as compared to when idle at lower voltage.
A wordline and a digitline (neither being shown in
An insulative-comprising material 52 is shown as being above base substrate 50 and has a capacitor opening 15 therein. By way of example only, such is shown as comprising material 53 above base substrate 50, material 54 above material 53, and material 55 above material 54. An example material 53 is silicon nitride above silicon dioxide. An example material 54 is doped silicon dioxide, and an example material 55 is silicon nitride. Example construction 10 comprises lower conductor 56 which, for example, may be a conductive line running into and out of the plane of the page upon which
Capacitor 14 comprises a first conductive capacitor electrode 18 that in one embodiment has laterally-spaced walls 58, 59 that individually have a topmost surface 60, laterally-innermost surfaces 31, and laterally-outermost surfaces 33. In one embodiment, first capacitor electrode 18 has a bottom 62 extending laterally to and between laterally-spaced walls 58, 59. Alternately and by way of example only, first capacitor electrode 18 may comprise an upwardly and downwardly-open (not shown) conductive material cylinder (e.g., little or no bottom 62 extending between walls 58, 59). Capacitor 14 includes a second conductive capacitor electrode 20 having example lateral sidewall surfaces 29. Second capacitor electrode 20 is shown as comprising a conductive material 64 (e.g., W) and a conductive material 66 (e.g., TiN). Second capacitor electrode 20 may be considered as comprising a portion 70 that is above first capacitor electrode 18.
Capacitor insulator material 19 is laterally-between second capacitor electrode 20 and first capacitor electrode 18, including laterally between walls 58, 59 of first capacitor electrode 18. Example materials include silicon dioxide, silicon nitride, high-k dielectrics, and/or ferroelectric material. Example ferroelectric materials include ferroelectrics that have one or more of transition metal oxide, zirconium, zirconium oxide, niobium, niobium oxide, hafnium, hafnium oxide, lead zirconium titanate, and barium strontium titanate, and may have dopant therein which comprises one or more of silicon, aluminum, lanthanum, yttrium, erbium, calcium, magnesium, strontium, and a rare-earth element. As asserted above with respect to
Parallel current leakage path 26 is shown as being encompassed by or within a leaker material 34 that in one embodiment comprises laterally-spaced walls 37, 39. Example path 26 is shown as extending between a) an elevationally inner surface 71 of portion 70 of second capacitor electrode 20 that is above first capacitor electrode 18, and b) at least one of individual topmost surfaces 60 (in one embodiment and as shown both topmost surfaces 60) of laterally-spaced walls 58, 59 of first capacitor electrode 18. As shown, parallel current leakage path 26 is circuit-parallel intrinsic current leakage path 22, and is also of lower total resistance than the intrinsic current leakage path. Example leaker materials 34 include one or more of amorphous silicon, polycrystalline silicon, germanium, chalcogenide (e.g., metal dichalcogenides), silicon-rich silicon nitride, silicon-rich silicon oxide, and intrinsically dielectric material suitably doped with conductivity increasing dopants (e.g., SiO2 and/or and Si3N4 doped with one or more of Ti, Ta, Nb, Mo, Sr, Y, Cr, Hf, Zr, W, and lanthanide series ions). Leaker material 34, and thereby parallel path 26, may predominantly (i.e., more than 50 atomic %) comprise such material(s). Any of these materials may be doped or undoped to provide desired total resistance for current leakage flow there-through, for example when memory cell 9 is idle.
In one embodiment, leaker material 34 is everywhere laterally-outward of laterally-innermost surfaces 31 of laterally-spaced walls 58, 59 of first capacitor electrode 18. In one embodiment, at least some of leaker material 34 (in one such embodiment only some) is laterally-outward of laterally-outermost surfaces 33 of laterally-spaced walls 58, 59 of first capacitor electrode 18. In one embodiment, leaker material 34 has maximum lateral thickness T1 above individual of laterally-spaced walls 58, 59 that is greater than maximum lateral thickness T2 of capacitor insulator material 19 below topmost surfaces 60 of individual laterally-spaced walls 58, 59. In one embodiment, leaker material 34 is directly above less than all of topmost surfaces 60 of laterally-spaced walls 58, 59. In one embodiment, leaker material 34 is not directly above topmost surface 25 of capacitor insulator material 19. In one embodiment, leaker material 34 is not directly against any lateral sidewall surface 29 of second capacitor electrode 20. In one embodiment, leaker material 34 comprises an annulus 90. In one embodiment, capacitor insulator material 19 comprises laterally-spaced walls 23, 27 in capacitor opening 15 that are laterally thicker in capacitor opening 15 above laterally-spaced walls 58, 59 than laterally-aside laterally-spaced walls 58, 59 in capacitor opening 15. In one embodiment, leaker material 34 comprises laterally-spaced walls 37, 39 in capacitor opening 15 that are laterally thinner in capacitor opening 15 than individual of laterally-spaced walls 58, 59 of first capacitor electrode 18 in capacitor opening 15.
In one embodiment, leaker material 34 is homogenous whereby parallel path 26 between capacitor electrodes 18 and 20 is homogenous. In one embodiment, leaker material 34 is non-homogenous whereby parallel path 26 between capacitor electrodes 18 and 20 is non-homogenous. In an embodiment where material 34 and thereby parallel path 26 are non-homogenous, parallel path 26 may have multiple band gaps due to different composition materials therein having different band gaps. Yet, parallel path 26 may have a dominant (meaning controlling) band gap of 0.4 eV to 5.0 eV, in one embodiment, likely dependent on the respective volumes of the individual different materials within parallel path 26. Accordingly, and regardless, “dominant” is used and applies herein regardless of homogeneity of the particular path/material. In one embodiment, dominant band gap of capacitor insulator material 19 may be lower than that of parallel path 26. In one embodiment, minimum length of parallel path 26 is made longer than minimum thickness of capacitor insulator material 19. As one example, such a length relationship may be used when density of states in the parallel path is equal to or greater than that in the capacitor insulator material when dominant band gaps of the capacitor insulator material and parallel path are about the same. As another example, such a length relationship may be used when density of states in the parallel path is equal to or greater than that in the capacitor insulator material when dominant band gap of the capacitor insulator material is less than that of the parallel path.
In one embodiment, memory cell 9 comprises a select device, for example a select device 12 schematically shown as electrically coupling (in one embodiment directly electrically coupling) with first capacitor electrode 18 through conductor 56 in
Memory arrays may incorporate capacitors as described above, which may be ferroelectric memory arrays, and may have any suitable configuration. An example ferroelectric memory array 152 is described with reference to
Memory cells 150 may include transistors 149 (e.g., select devices) in combination with ferroelectric capacitors 144. For instance, in some applications, each of memory cells 150 may include one of transistors 149 in combination with a ferroelectric capacitor 144 as shown in
Embodiments of the invention encompass methods of forming a capacitor and as well memory cells as identified above independent of method of manufacture. Nevertheless, such methods may have any of the attributes as described above in structure embodiments. Likewise, the above-described structure embodiments may incorporate and form any of the attributes described below with respect to method embodiments. Example method embodiments are described with reference to
Referring to
Sacrificial material 80 has been formed laterally-inward of conductive linings 18. Examples include spin-on-carbon, spin-on-dielectric, and photoresist. An example technique of forming the construction of
Referring to
Referring to
Referring to
The leaker-material linings are removed from the capacitor openings in the second area to leave the leaker-material linings in the capacitor openings in the first area. An example technique for doing so is shown and described with reference to
Referring to
The above processing(s) or construction(s) may be considered as being relative to an array of components formed as or within a single stack or single deck of such components above or as part of an underlying base substrate (albeit, the single stack/deck may have multiple tiers). Control and/or other peripheral circuitry for operating or accessing such components within an array may also be formed anywhere as part of the finished construction, and in some embodiments may be under the array (e.g., CMOS under-array). Regardless, one or more additional such stack(s)/deck(s) may be provided or fabricated above and/or below that shown in the figures or described above. Further, the array(s) of components may be the same or different relative one another in different stacks/decks and different stacks/decks may be of the same thickness or of different thicknesses relative one another. Intervening structure may be provided between immediately-vertically-adjacent stacks/decks (e.g., additional circuitry and/or dielectric layers). Also, different stacks/decks may be electrically coupled relative one another. The multiple stacks/decks may be fabricated separately and sequentially (e.g., one atop another), or two or more stacks/decks may be fabricated at essentially the same time.
The assemblies and structures discussed above may be used in integrated circuits/circuitry and may be incorporated into electronic systems. Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. The electronic systems may be any of a broad range of systems, such as, for example, cameras, wireless devices, displays, chip sets, set top boxes, games, lighting, vehicles, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
In this document unless otherwise indicated, “elevational”, “higher”, “upper”, “lower”, “top”, “atop”, “bottom”, “above”, “below”, “under”, “beneath”, “up”, and “down” are generally with reference to the vertical direction. “Horizontal” refers to a general direction (i.e., within 10 degrees) along a primary substrate surface and may be relative to which the substrate is processed during fabrication, and vertical is a direction generally orthogonal thereto. Reference to “exactly horizontal” is the direction along the primary substrate surface (i.e., no degrees there-from) and may be relative to which the substrate is processed during fabrication. Further, “vertical” and “horizontal” as used herein are generally perpendicular directions relative one another and independent of orientation of the substrate in three-dimensional space. Additionally, “elevationally-extending” and “extend(ing) elevationally” refer to a direction that is angled away by at least 45° from exactly horizontal. Further, “extend(ing) elevationally”, “elevationally-extending”, “extend(ing) horizontally”, “horizontally-extending” and the like with respect to a field effect transistor are with reference to orientation of the transistor's channel length along which current flows in operation between the source/drain regions. For bipolar junction transistors, “extend(ing) elevationally” “elevationally-extending”, “extend(ing) horizontally”, “horizontally-extending” and the like, are with reference to orientation of the base length along which current flows in operation between the emitter and collector. In some embodiments, any component, feature, and/or region that extends elevationally extends vertically or within 10° of vertical.
Further, “directly above”, “directly below”, and “directly under” require at least some lateral overlap (i.e., horizontally) of two stated regions/materials/components relative one another. Also, use of “above” not preceded by “directly” only requires that some portion of the stated region/material/component that is above the other be elevationally outward of the other (i.e., independent of whether there is any lateral overlap of the two stated regions/materials/components). Analogously, use of “below” and “under” not preceded by “directly” only requires that some portion of the stated region/material/component that is below/under the other be elevationally inward of the other (i.e., independent of whether there is any lateral overlap of the two stated regions/materials/components).
Any of the materials, regions, and structures described herein may be homogenous or non-homogenous, and regardless may be continuous or discontinuous over any material which such overlie. Where one or more example composition(s) is/are provided for any material, that material may comprise, consist essentially of, or consist of such one or more composition(s). Further, unless otherwise stated, each material may be formed using any suitable existing or future-developed technique, with atomic layer deposition, chemical vapor deposition, physical vapor deposition, epitaxial growth, diffusion doping, and ion implanting being examples.
Additionally, “thickness” by itself (no preceding directional adjective) is defined as the mean straight-line distance through a given material or region perpendicularly from a closest surface of an immediately-adjacent material of different composition or of an immediately-adjacent region. Additionally, the various materials or regions described herein may be of substantially constant thickness or of variable thicknesses. If of variable thickness, thickness refers to average thickness unless otherwise indicated, and such material or region will have some minimum thickness and some maximum thickness due to the thickness being variable. As used herein, “different composition” only requires those portions of two stated materials or regions that may be directly against one another to be chemically and/or physically different, for example if such materials or regions are not homogenous. If the two stated materials or regions are not directly against one another, “different composition” only requires that those portions of the two stated materials or regions that are closest to one another be chemically and/or physically different if such materials or regions are not homogenous. In this document, a material, region, or structure is “directly against” another when there is at least some physical touching contact of the stated materials, regions, or structures relative one another. In contrast, “over”, “on”, “adjacent”, “along”, and “against” not preceded by “directly” encompass “directly against” as well as construction where intervening material(s), region(s), or structure(s) result(s) in no physical touching contact of the stated materials, regions, or structures relative one another.
Herein, regions-materials-components are “electrically coupled” relative one another if in normal operation electric current is capable of continuously flowing from one to the other and does so predominately by movement of subatomic positive and/or negative charges when such are sufficiently generated. Another electronic component may be between and electrically coupled to the regions-materials-components. In contrast, when regions-materials-components are referred to as being “directly electrically coupled”, no intervening electronic component (e.g., no diode, transistor, resistor, transducer, switch, fuse, etc.) is between the directly electrically coupled regions-materials-components.
Any use of “row” and “column” in this document is for convenience in distinguishing one series or orientation of features from another series or orientation of features and along which components have been or may be formed. “Row” and column” are used synonymously with respect to any series of regions, components, and/or features independent of function. Regardless, the rows may be straight and/or curved and/or parallel and/or not parallel relative one another, as may be the columns. Further, the rows and columns may intersect relative one another at 90° or at one or more other angles.
The composition of any of the conductive/conductor/conducting materials herein may be metal material and/or conductively-doped semiconductive/semiconductor/semiconducting material. “Metal material” is any one or combination of an elemental metal, any mixture or alloy of two or more elemental metals, and any one or more conductive metal compound(s).
Herein, any use of “selective” as to etch, etching, removing, removal, depositing, forming, and/or formation is such an act of one stated material relative to another stated material(s) so acted upon at a rate of at least 2:1 by volume. Further, any use of selectively depositing, selectively growing, or selectively forming is depositing, growing, or forming one material relative to another stated material or materials at a rate of at least 2:1 by volume for at least the first 75 Angstroms of depositing, growing, or forming.
Unless otherwise indicated, use of “or” herein encompasses either and both.
In some embodiments, a memory cell comprises a capacitor comprising a first capacitor electrode having laterally-spaced walls, a second capacitor electrode comprising a portion above the first capacitor electrode, and capacitor insulator material between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. A parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel with the intrinsic current leakage path, of lower total resistance than the intrinsic current leakage path, and comprises leaker material that is everywhere laterally-outward of laterally-innermost surfaces of the laterally-spaced walls of the first capacitor electrode.
In some embodiments, a memory cell comprises a capacitor comprising a first capacitor electrode having laterally-spaced walls, a second capacitor electrode comprising a portion above the first capacitor electrode, and capacitor insulator material between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. A parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel with the intrinsic current leakage path, of lower total resistance than the intrinsic current leakage path, and comprises leaker material at least some of which is laterally-outward of laterally-outermost surfaces of the laterally-spaced walls of the first capacitor electrode.
In some embodiments, a memory cell comprises a capacitor comprising a first capacitor electrode having laterally-spaced walls, a second capacitor electrode comprising a portion above the first capacitor electrode, and capacitor insulator material between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. A parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel with the intrinsic current leakage path, of lower total resistance than the intrinsic current leakage path, and comprises leaker material that has maximum lateral thickness above individual of the laterally-spaced walls of the first capacitor electrode that is less than maximum lateral thickness of the capacitor insulator above the individual laterally-spaced walls of the first capacitor electrode.
In some embodiments, a memory cell comprises a capacitor comprising a first capacitor electrode having laterally-spaced walls that individually have a topmost surface, a second capacitor electrode comprising a portion above the first capacitor electrode, and capacitor insulator material between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. A parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel with the intrinsic current leakage path, of lower total resistance than the intrinsic current leakage path, and comprises leaker material that is directly above less than all of the topmost surfaces of the laterally-spaced walls of the first capacitor electrode.
In some embodiments, a memory cell comprises a capacitor comprising a first capacitor electrode (regardless of whether having laterally-spaced walls), a second capacitor electrode comprising a portion above the first capacitor electrode, and capacitor insulator material between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. A parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel with the intrinsic current leakage path, of lower total resistance than the intrinsic current leakage path, and comprises leaker material that is not directly above a topmost surface of the capacitor insulator material.
In some embodiments, a memory cell comprises a capacitor comprising a first capacitor electrode (regardless of whether having laterally-spaced walls), a second capacitor electrode comprising a portion above the first capacitor electrode, and capacitor insulator material between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. A parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel with the intrinsic current leakage path, of lower total resistance than the intrinsic current leakage path, and comprises leaker material that is not directly against any lateral sidewall surface of the second capacitor electrode.
In some embodiments, a method of forming a capacitor comprises forming a conductive lining in a capacitor opening in insulative-comprising material to comprise a first capacitor electrode of a capacitor being formed in the capacitor opening and forming sacrificial material laterally-inward of the conductive lining (regardless of forming more than one capacitor and regardless of first and second areas as describe above). The conductive lining and the sacrificial material are vertically recessed in the capacitor opening relative to a top surface of the insulative-comprising material immediately-laterally-adjacent the capacitor opening. A leaker-material lining is formed in the capacitor opening atop the conductive lining. After the leaker-material lining is formed, remaining of the sacrificial material is removed from being laterally-inward of the conductive lining in the capacitor opening. After removing the sacrificial material, capacitor insulator material is formed in the capacitor opening aside the conductive lining and the leaker-material lining. Conductive material is formed in the capacitor opening to comprise a second capacitor electrode of the capacitor. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. The leaker-material lining forms a parallel current leakage path that is circuit-parallel with the intrinsic current leakage path and of lower total resistance than the intrinsic current leakage path.
In some embodiments, a method of forming an array of capacitors comprises forming a conductive lining in individual capacitor openings in insulative-comprising material in first and second areas of a substrate to comprise first capacitor electrodes of capacitors being formed in the capacitor openings and forming sacrificial material laterally-inward of the conductive linings. The conductive linings and the sacrificial material are vertically recessed in the capacitor openings in the first and second areas relative to respective top surfaces of the insulative-comprising material immediately-laterally-adjacent the capacitor openings. A leaker-material lining is formed in the capacitor openings in the first and second areas atop the conductive linings. The leaker-material linings are removed from the capacitor openings in the second area to leave the leaker-material linings in the capacitor openings in the first area. After the leaker-material linings are removed from the second area, the remaining of the sacrificial material is removed from being laterally-inward of the conductive linings in the capacitor openings in the first and second areas. After removing the sacrificial material, capacitor insulator material is formed in the capacitor openings in the first and second areas aside the conductive linings and the leaker-material linings. Conductive material is formed in the capacitor openings in the first and second areas to comprise second capacitor electrodes of the capacitors. The capacitors individually comprise an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the capacitor insulator material. Individual of the leaker-material linings form a parallel current leakage path that is circuit-parallel with the intrinsic current leakage path and of lower total resistance than the intrinsic current leakage path.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4070653 | Rao et al. | Jan 1978 | A |
5828092 | Tempel | Oct 1998 | A |
5994153 | Nagel | Nov 1999 | A |
6144060 | Park et al. | Nov 2000 | A |
6236076 | Arita et al. | May 2001 | B1 |
6242299 | Hickert | Jun 2001 | B1 |
6249014 | Bailey | Jun 2001 | B1 |
6256220 | Kamp | Jul 2001 | B1 |
6337496 | Jung | Jan 2002 | B2 |
6339544 | Chiang et al. | Jan 2002 | B1 |
6370056 | Chen et al. | Apr 2002 | B1 |
6611014 | Kanaya et al. | Aug 2003 | B1 |
6635528 | Gilbert et al. | Oct 2003 | B2 |
6674109 | Fujimori et al. | Jan 2004 | B1 |
6717215 | Fricke et al. | Apr 2004 | B2 |
6717838 | Hosoi | Apr 2004 | B2 |
6862214 | Lee et al. | Mar 2005 | B2 |
6876021 | Martin et al. | Apr 2005 | B2 |
6885048 | Tarui et al. | Apr 2005 | B2 |
6940085 | Fricke et al. | Sep 2005 | B2 |
7001821 | Aggarwal et al. | Feb 2006 | B2 |
7180141 | Eliason et al. | Feb 2007 | B2 |
7304339 | Chen | Dec 2007 | B2 |
7378286 | Hsu et al. | May 2008 | B2 |
7408212 | Luan et al. | Aug 2008 | B1 |
7525830 | Kang | Apr 2009 | B2 |
7558097 | Khellah et al. | Jul 2009 | B2 |
7573083 | Kijima et al. | Aug 2009 | B2 |
7902594 | Mizuki | Mar 2011 | B2 |
8004871 | Kaneko et al. | Aug 2011 | B2 |
8021897 | Sills et al. | Sep 2011 | B2 |
8026546 | Murata et al. | Sep 2011 | B2 |
8193522 | Li | Jun 2012 | B2 |
8212256 | Chen et al. | Jul 2012 | B2 |
8217443 | Izumi | Jul 2012 | B2 |
8304823 | Boescke | Nov 2012 | B2 |
8399874 | Hwang | Mar 2013 | B2 |
8634257 | Hanzawa et al. | Jan 2014 | B2 |
8796085 | Koldiaev | Aug 2014 | B2 |
8969170 | Liebau et al. | Mar 2015 | B2 |
9159829 | Ramaswamy | Oct 2015 | B1 |
9276092 | Karda | Mar 2016 | B1 |
9305929 | Karda | Apr 2016 | B1 |
9559118 | Karda et al. | Jan 2017 | B2 |
9761715 | Ramaswamy et al. | Sep 2017 | B2 |
10163917 | Ramaswamy | Dec 2018 | B2 |
10396145 | Balakrishnan et al. | Aug 2019 | B2 |
20010039091 | Nakagawa | Nov 2001 | A1 |
20010040249 | Jung | Nov 2001 | A1 |
20010044205 | Gilbert et al. | Nov 2001 | A1 |
20020036313 | Yang et al. | Mar 2002 | A1 |
20020102808 | Pu et al. | Aug 2002 | A1 |
20020119621 | Lin | Aug 2002 | A1 |
20020125536 | Iwasa et al. | Sep 2002 | A1 |
20020153550 | An | Oct 2002 | A1 |
20030001189 | Fujiwara et al. | Jan 2003 | A1 |
20030006446 | Forbes et al. | Jan 2003 | A1 |
20030021479 | Oku | Jan 2003 | A1 |
20030063748 | Shields | Apr 2003 | A1 |
20030075753 | Chu et al. | Apr 2003 | A1 |
20030183867 | Fricke et al. | Oct 2003 | A1 |
20030183936 | Ito et al. | Oct 2003 | A1 |
20040002176 | Xu | Jan 2004 | A1 |
20040004240 | Nishikawa | Jan 2004 | A1 |
20040036111 | Nishikawa et al. | Feb 2004 | A1 |
20040070017 | Yang et al. | Apr 2004 | A1 |
20040071022 | Wald et al. | Apr 2004 | A1 |
20040090815 | Tajiri | May 2004 | A1 |
20040099893 | Martin et al. | May 2004 | A1 |
20040114428 | Morikawa | Jun 2004 | A1 |
20040129961 | Paz De Araujo et al. | Jul 2004 | A1 |
20040173874 | Saigoh | Sep 2004 | A1 |
20040228172 | Rinerson et al. | Nov 2004 | A1 |
20040266045 | Mears et al. | Dec 2004 | A1 |
20050051822 | Manning | Mar 2005 | A1 |
20050101034 | Aggarwal et al. | May 2005 | A1 |
20050101086 | Rinerson et al. | May 2005 | A1 |
20050167787 | Fricke et al. | Aug 2005 | A1 |
20050237779 | Kang | Oct 2005 | A1 |
20050282296 | Hsu et al. | Dec 2005 | A1 |
20060014307 | Kweon | Jan 2006 | A1 |
20060030110 | Kumura et al. | Feb 2006 | A1 |
20060118841 | Eliason et al. | Jun 2006 | A1 |
20060124987 | Won et al. | Jun 2006 | A1 |
20060151771 | Asano et al. | Jul 2006 | A1 |
20060181918 | Shin et al. | Aug 2006 | A1 |
20060284228 | Lee et al. | Dec 2006 | A1 |
20070035984 | Arai | Feb 2007 | A1 |
20070108524 | Ito et al. | May 2007 | A1 |
20070236979 | Takashima | Oct 2007 | A1 |
20070272960 | Hsu et al. | Nov 2007 | A1 |
20070285970 | Toda et al. | Dec 2007 | A1 |
20080182358 | Cowdery-Corvan et al. | Jul 2008 | A1 |
20080191267 | Shin | Aug 2008 | A1 |
20080217600 | Gidon | Sep 2008 | A1 |
20080225569 | Nawano | Sep 2008 | A1 |
20080265235 | Kamigaichi et al. | Oct 2008 | A1 |
20080266949 | He et al. | Oct 2008 | A1 |
20080273363 | Mouli | Nov 2008 | A1 |
20090016094 | Rinerson et al. | Jan 2009 | A1 |
20090026434 | Malhotra et al. | Jan 2009 | A1 |
20090029513 | Blanchard | Jan 2009 | A1 |
20090045390 | Rinerson et al. | Feb 2009 | A1 |
20090078979 | Kumura et al. | Mar 2009 | A1 |
20090095950 | Lieber et al. | Apr 2009 | A1 |
20090141547 | Jin | Jun 2009 | A1 |
20090153056 | Chen et al. | Jun 2009 | A1 |
20090184393 | Chen | Jul 2009 | A1 |
20090209051 | Kang | Aug 2009 | A1 |
20090250681 | Smythe et al. | Oct 2009 | A1 |
20100039850 | Kitazaki | Feb 2010 | A1 |
20100110753 | Slesazeck | May 2010 | A1 |
20100110758 | Li | May 2010 | A1 |
20100129938 | Kumura et al. | May 2010 | A1 |
20100140589 | Ionescu | Jun 2010 | A1 |
20100159641 | Rinerson et al. | Jun 2010 | A1 |
20100195393 | Eggleston | Aug 2010 | A1 |
20100207168 | Sills et al. | Aug 2010 | A1 |
20100232200 | Shepard | Sep 2010 | A1 |
20100270529 | Lung | Oct 2010 | A1 |
20100271885 | Scheuerlein et al. | Oct 2010 | A1 |
20100290294 | Siau | Nov 2010 | A1 |
20100321975 | Kimura et al. | Dec 2010 | A1 |
20110012085 | Deligianni et al. | Jan 2011 | A1 |
20110033955 | Kang | Feb 2011 | A1 |
20110037046 | Sato et al. | Feb 2011 | A1 |
20110080767 | Rinerson et al. | Apr 2011 | A1 |
20110147888 | Steigerwald et al. | Jun 2011 | A1 |
20110188281 | Siau et al. | Aug 2011 | A1 |
20110188284 | Chevallier et al. | Aug 2011 | A1 |
20110210326 | Suzawa et al. | Sep 2011 | A1 |
20110248324 | Kang | Oct 2011 | A1 |
20110261607 | Tang | Oct 2011 | A1 |
20110292713 | Perner | Dec 2011 | A1 |
20120001144 | Greeley et al. | Jan 2012 | A1 |
20120007167 | Hung et al. | Jan 2012 | A1 |
20120012897 | Besser et al. | Jan 2012 | A1 |
20120051137 | Hung et al. | Mar 2012 | A1 |
20120052640 | Fischer et al. | Mar 2012 | A1 |
20120140542 | Liu | Jun 2012 | A1 |
20120164798 | Sills et al. | Jun 2012 | A1 |
20120187363 | Liu | Jul 2012 | A1 |
20120211722 | Kellam et al. | Aug 2012 | A1 |
20120243306 | Karpov et al. | Sep 2012 | A1 |
20120248398 | Liu | Oct 2012 | A1 |
20120256246 | Izumi | Oct 2012 | A1 |
20120280291 | Lee et al. | Nov 2012 | A1 |
20120292584 | Rocklein et al. | Nov 2012 | A1 |
20120292686 | Son et al. | Nov 2012 | A1 |
20120319185 | Liang et al. | Dec 2012 | A1 |
20120327714 | Lue | Dec 2012 | A1 |
20130009125 | Park et al. | Jan 2013 | A1 |
20130020575 | Ishizuka et al. | Jan 2013 | A1 |
20130043455 | Bateman | Feb 2013 | A1 |
20130056698 | Satoh et al. | Mar 2013 | A1 |
20130056699 | Lung | Mar 2013 | A1 |
20130092894 | Sills et al. | Apr 2013 | A1 |
20130099303 | Huang et al. | Apr 2013 | A1 |
20130126816 | Tang et al. | May 2013 | A1 |
20130153984 | Ramaswamy | Jun 2013 | A1 |
20130193400 | Sandhu et al. | Aug 2013 | A1 |
20130214242 | Sandhu | Aug 2013 | A1 |
20140034896 | Ramaswamy et al. | Feb 2014 | A1 |
20140077150 | Ho et al. | Mar 2014 | A1 |
20140095853 | Sarangshar | Apr 2014 | A1 |
20140097484 | Seol et al. | Apr 2014 | A1 |
20140106523 | Koldiaev | Apr 2014 | A1 |
20140138753 | Ramaswamy et al. | May 2014 | A1 |
20140153312 | Sandhu et al. | Jun 2014 | A1 |
20140252298 | Li et al. | Sep 2014 | A1 |
20140254276 | Tokuhira et al. | Sep 2014 | A1 |
20140269002 | Jo | Sep 2014 | A1 |
20140269046 | Laurin et al. | Sep 2014 | A1 |
20140332750 | Ramaswamy et al. | Nov 2014 | A1 |
20140346428 | Sills et al. | Nov 2014 | A1 |
20140353568 | Boniardi et al. | Dec 2014 | A1 |
20150028280 | Sciarrillo et al. | Jan 2015 | A1 |
20150029775 | Ravasio et al. | Jan 2015 | A1 |
20150041873 | Karda et al. | Feb 2015 | A1 |
20150054063 | Karda et al. | Feb 2015 | A1 |
20150097154 | Kim et al. | Apr 2015 | A1 |
20150102280 | Lee | Apr 2015 | A1 |
20150123066 | Gealy et al. | May 2015 | A1 |
20150129824 | Lee et al. | May 2015 | A1 |
20150200202 | Karda et al. | Jul 2015 | A1 |
20150243708 | Ravasio et al. | Aug 2015 | A1 |
20150248931 | Nazarian | Sep 2015 | A1 |
20150249113 | Takagi et al. | Sep 2015 | A1 |
20150311349 | Ramaswamy | Oct 2015 | A1 |
20150340610 | Jung et al. | Nov 2015 | A1 |
20150349255 | Pellizzer et al. | Dec 2015 | A1 |
20150357380 | Pellizzer | Dec 2015 | A1 |
20150364565 | Ramaswamy et al. | Dec 2015 | A1 |
20150380641 | Ino et al. | Dec 2015 | A1 |
20160005961 | Ino | Jan 2016 | A1 |
20160020389 | Ratnam et al. | Jan 2016 | A1 |
20160043143 | Sakotsubo | Feb 2016 | A1 |
20160104748 | Ravasio et al. | Apr 2016 | A1 |
20160240545 | Karda et al. | Aug 2016 | A1 |
20170025604 | Sills et al. | Jan 2017 | A1 |
20170069726 | Kye et al. | Mar 2017 | A1 |
20170186812 | Lee et al. | Jun 2017 | A1 |
20170243918 | Terai et al. | Aug 2017 | A1 |
20180059958 | Ryan et al. | Mar 2018 | A1 |
20180197870 | Balakrishnan et al. | Jun 2018 | A1 |
20180269216 | Lee | Sep 2018 | A1 |
20180286875 | Okada et al. | Oct 2018 | A1 |
20190130956 | Muller et al. | May 2019 | A1 |
20190189357 | Chavan et al. | Jun 2019 | A1 |
20200090769 | Maeda | Mar 2020 | A1 |
20200411528 | Sung | Dec 2020 | A1 |
Number | Date | Country |
---|---|---|
1490880 | Apr 2004 | CN |
1505043 | Jun 2004 | CN |
100483542 | Apr 2009 | CN |
102263122 | Nov 2011 | CN |
103746073 | Apr 2014 | CN |
104051231 | Sep 2014 | CN |
1624479 | Feb 2006 | EP |
H09-232447 | Sep 1997 | JP |
H10-93083 | Oct 1998 | JP |
H10-284006 | Oct 1998 | JP |
H11-274429 | Oct 1999 | JP |
10-0799129 | Jan 2008 | KR |
10-2008-0092812 | Oct 2008 | KR |
10-2017-0028666 | Mar 2017 | KR |
201729354 | Aug 2017 | TW |
201842651 | Dec 2018 | TW |
201907545 | Feb 2019 | TW |
201917870 | May 2019 | TW |
WO 1999014761 | Mar 1999 | WO |
WO 2008073529 | Jun 2008 | WO |
WO 2008126961 | Oct 2008 | WO |
Entry |
---|
Nigo et al., “Conduction Band Caused by Oxygen Vacancies in Aluminum Oxide for Resistance Random Acess Memory”, Journal of Applied Physics vol. 122, 2012, United States, 6 pages. |
WO PCT/US2020/037261 Search Rept., dated Sep. 23, 2020, Micron Technology, Inc. |
WO PCT/US2020/037261 Written Opin, dated Sep. 23, 2020, Micron Technology, Inc. |
Arimoto et al., “Current Status of Ferroelectric Random-Acess Memory”, MRS Bulletin, Nov. 2004, United Kingdom, pp. 823-828. |
Das et al., “High Performance Multliayer MoS2 Transistors with Scandium Contacts”, NANO Letters, ACS Publications, Dec. 14, 2012, United States, pp. 100-105. |
Kim et al., “A Functional Hybrid Memristor Crossbar-Array/CMOS System for Data Storage and Neuromorphic Applications”, Nano Letters, Dec. 5, 2011, United States, pp. 389-395. |
Lee et al., “Ferroelectric Nonvolatile Nanowire Memory Circuit Using a Single ZnO Nanowire and Copolymer Top Layer”, Advanced Materials vol. 24, 2012, United States, pp. 3020-3025. |
Lee et al., “Internal Resistor of Multi-Functional Tunnel Barrier for Selectivity and Switching Uniformity in Resistive Random Access Memory”, Nanoscale Research Letters, 2014, Germany, 7 pages. |
Lee et al., “MoS2 Nanosheets for Top-Gate Nonvolatile Memory Transistor Channel”, Small vol. 8, No. 20, 2012, Germany, pp. 3111-3115. |
Lembke et al., “Breakdown of High-Performance Monolayer MoS2 Transistors”, ACS Nano (www.acsnano.org), Oct. 2, 2012, United States, pp. A-F. |
Liu et al., “Growth of Large-Area and Highly Crystailine MoS2 Thin Layers on Insulating Substrates”, NANO Letters, ACS Publications, Feb. 27, 2012, United States, pp. 1538-1544. |
Liu et al., “Role of Metal Contacts in Designing High-Performance Monolayer n-Type WSe2 Field Effect Transistors”, NANO Letters, ACS Publications, Mar. 25, 2013, United States, pp. 1983-1990. |
Lous, “Ferroelectric Memory Devices: How to Store the Information of the Future?”, Top Master Programme in Nanoscience, Jul. 2011, Netherlands, 23 pages. |
Min et al., “Nanosheet Thickness-Modulated MoS2 Dielectric Property Evidenced by Field-Effect Transistor Performance”, Nanoscale, The Royal Society of Chemistry, Dec. 3, 2012, United Kingdom, 2 pages. |
Pandey et al., “Structural, Ferroelectric and Optical Properties of PZT Thin Films”, Physica B: Condensed Matter vol. 369, Aug. 2005, Netherlands, pp. 135-142. |
Radisavljevic et al., “Single-Layer MoS2 Transistors”, Nature Nanotechnology vol. 6, Mar. 2011, United Kingdom, pp. 147-150. |
Robertson, “Band Offsets of Wide-Band-Gap Oxides and Implications for Future Electronic Devices”, Journal of Vacuum Science & Technology B vol. 18, No. 3, Feb. 2000, United States, pp. 1785-1791. |
Sakai et al., “Recent Progress of Ferroelectric-Gate Field-Effect Transistors and Applications to Nonvolatile Logic and FeNAND Flash Memory”, Materials vol. 3, Nov. 2010, Switzerland, pp. 4950-4964. |
Tokumitsu et al., “Nonvolatile Ferroelectric-gate Field-Effect Transistors using SrBi2Ta2O9/Pt/SrTa2O6/SiON/Si Structures”, Applied Physics Letters vol. 75, No. 4, Jul. 26, 1999, United States, pp. 575-577. |
Wikipedia, “Ferroelectric RAM”, available online at http://en.wikipedia.org/wiki/Ferroelectric_RAM, Feb. 25, 2013, 6 pages. |
Zhan et al., “Large Area Vapor Phase Growth and Characterization of MoS2 Atomic Layers on SiO2 Substrate”, Department of Mechanical Engineering & Materials Science, Rice University, Feb. 15, 2012, United States, 24 pages. |
Zhang et al., “Ambipolar MoS2 Thin Flake Transistors”, NANO Letters, ACS Publications, Jan. 25, 2012, United States, pp. 1136-1140. |
Junlabhut et al., “Optical Absorptivity Enhancement of SiO2 Thin Film by Ti and Ag Additive”, Energy Procedia vol. 34, Dec. 2013, United Kingdom, pp. 734-739. |
Katiyar et al., “Electrical Properties of Amorphous Aluminum Oxide Thin Films”, Acta Materialia vol. 55, Dec. 2005, Netherlands, pp. 2617-1622. |
Li et al., “Low-Temperature Magnetron Sputter-Deposition, Hardness, and Electrical Resistivity of Amorphous and Crystalline Alumina Thin Films”, Journal of Vacuum Science & Technology A vol. 18, No. 5, Sep.-Oct. 2000, United States, pp. 2333-2338. |
Lv et al., “Transition Metal Dichalcogenides and Beyond: Synthesis, Properties, and Applications of Single- and Few-layer Nanosheets”, American Chemical Society Accounts of Chemical Research vol. 48, Dec. 9, 2014, United States, pp. 56-64. |
Podgornyi et al., “Leakage Currents in Thin Ferroelectric Films”, Physics of the Solid State vol. 54, No. 5, Dec. 2012, Germany, pp. 911-914. |
Pontes et al., “Synthesis, Optical and Ferroelectric Properties of PZT Thin Films: Experimental and Theoretical Investigation”, Journal of Materials Chemistry vol. 22, Dec. 2012, United Kingdom, pp. 6587-6596. |
Rotaru et al., “Amorphous Phase Influence on the Optical Bandgap of Polysilicon”, Physica Status Solidi (A) vol. 171, 1999, Germany, pp. 365-370. |
Schroeder et al., “Hafnium Oxide Based CMOS Compatible Ferroelectric Materials”, ECS Journal of Solid State Science and Technology vol. 2(4), Jan. 28, 2013, United States, pp. N69-N72. |
U.S. Appl. No. 16/255,569, filed Jan. 23, 2019, by Calderoni et al. |
TW 109122023 Search Rep., dated Apr. 9, 2021, Micron Technology, Inc. |
Number | Date | Country | |
---|---|---|---|
20210012824 A1 | Jan 2021 | US |