Embodiments of the invention relate to a memory circuit using magnetic storage elements and particularly relate to magnetic random access memory (MRAM) circuits.
Memory circuits, that are based on magnetoresistive behavior of magnetic storage elements that are integrated typically with a complementary metal-oxide semiconductor (CMOS) technology, generally provide nonvolatility and an unlimited read and write endurance. A typical example is the magnetic random access memory (MRAM) circuit. The bit architecture in such circuits is generally based on a minimum size active transistor which serves as an isolation device in conjunction with a magnetic tunnel junction (MTJ) element or stack so as to define a bit for the memory circuit.
Though the aforesaid memory circuits have several desirable characteristics such as high speed, high density (i.e., small bit cell size), low power consumption, and no degradation over time, these have scalability issues. As the bit cells become smaller, the magnetic fields used for switching the memory state increase. Accordingly, current density and power required to provide the higher magnetic fields increase, thus limiting the scalability
According to a first aspect of the invention, a memory circuit comprises a set of longitudinal conducting lines and a set of transverse conducting lines, wherein each conducting line comprises alternating regions of reduced and increased line widths. The set of transverse conducting lines overlies the set of longitudinal conducting lines to define crossover zones at which, reduced line width regions of the transverse conducting lines cross over reduced line width regions of the longitudinal conducting lines. The circuit further comprises addressable magnetic storage elements, each disposed within a crossover zone between the longitudinal and transverse conducting lines.
In another embodiment, each of the magnetic storage elements comprises a magnetic tunnel junction (MTJ). In yet another embodiment, the set of longitudinal conducting lines forms a set of word lines and the set of transverse conducting lines forms a set of bit lines.
According to a second aspect of the invention, a magnetic random access memory (MRAM) circuit comprises a set of word lines and a set of bit lines, wherein each line comprises alternating regions of reduced and increased line widths. The set of bit lines overlies the set of word lines to define crossover zones at which reduced line width regions of the bit lines cross over reduced line width regions of the word lines. The circuit further comprises addressable magnetic storage elements, each disposed within a crossover zone between the word and bit lines thereof, wherein each storage element comprises a magnetic tunnel junction (MTJ).
In the two aforesaid aspects of the invention, the increased line width regions help lower the resistance of the conducting lines and the reduced line width regions help increase the magnetic flux efficiency.
The set of bit lines are formed in an M3 layer while the set of word lines are formed in an M2 layer. Each of the longitudinal and transverse conducting lines is about 2500 Angstroms in thickness. Each of the increased line width regions is about 170 nm, while each of the reduced line width regions is about 150 nm. Each of the magnetic storage elements has an area of about 130 nm×108 nm. In operation, the longitudinal and transverse conducting lines carry about 3-5 mA current.
In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the invention. It will be apparent, however, to one skilled in the art that the invention can be practiced without these specific details.
Reference in this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment, nor are separate or alternative embodiments mutually exclusive of other embodiments. Moreover, various features are described which may be exhibited by some embodiments and not by others. Similarly, various requirements are described which may be requirements for some embodiments but not other embodiments.
One embodiment of the present invention provides a novel memory circuit, As illustrated in
The embodiments of the present invention may be applied to memory circuits for applications in any area, such as in automotive, mobile phone, smart card, radiation hardened military applications, database storage, Radio Frequency Identification Device (RFID), MRAM elements in field-programmable gate array (FPGA) and the like.
Although the present invention has been described with reference to specific exemplary embodiments, it will be evident that the various modification and changes can be made to these embodiments without departing from the broader spirit of the invention. Accordingly, the specification and drawings are to be regarded in an illustrative sense rather than in a restrictive sense.
Number | Name | Date | Kind |
---|---|---|---|
6807092 | Braun | Oct 2004 | B1 |
20090096568 | Hosoi et al. | Apr 2009 | A1 |