Claims
- 1. A memory configuration, comprising:a plurality of resistive ferroelectric memory cells, each of said resistive ferroelectric memory cells including a selection transistor and a storage capacitor; said selection transistor having a given zone of a first conductivity type; said storage capacitor having a first electrode and a second electrode, said first electrode being supplied with a fixed cell plate voltage, said second electrode being connected to said given zone of said first conductivity type; a semiconductor body of a second conductivity type opposite said first conductivity type; said selection transistor being provided in said semiconductor body, said storage capacitor being provided on said semiconductor body; a resistor; a line formed by a highly doped zone of said first conductivity type, said line being supplied with the cell plate voltage; and said second electrode of said storage capacitor being connected via said resistor to said line.
- 2. The memory configuration according to claim 1, wherein:said resistor is a doped layer provided in said semiconductor body; and an insulating layer is disposed above said doped layer.
- 3. The memory configuration according to claim 1, including:a MOS transistor having a gate to be supplied with an adjustable reference voltage; and said resistor being implemented by said MOS transistor.
- 4. The memory configuration according to claim 3, wherein said resistor has a resistance value set by changing the adjustable reference voltage.
- 5. The memory configuration according to claim 1, including:a MOS transistor including a channel region and gate; and said resistor being formed by said channel region, said gate being supplied with an adjustable reference voltage.
- 6. The memory configuration according to claim 5, wherein said resistor has a resistance value set by changing the adjustable reference voltage.
- 7. The memory configuration according to claim 1, wherein:said resistor has a first resistance value; and said given zone of said first conductivity type and said semiconductor body form a pn-junction therebetween, said pn-junction has a reverse resistance with a second resistance value substantially larger than said first resistance value.
- 8. The memory configuration according to claim 1, wherein said resistor has a given resistance value, said given resistance value is set such that read operations from said resistive ferroelectric memory cells and write operations to said resistive ferroelectric memory cells are substantially uninfluenced by said resistor.
- 9. The memory configuration according to claim 1, wherein said resistor has a given resistance value, said given resistance value is set such that memory read operations and memory write operations are substantially uninfluenced by said resistor.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE99/00920, filed Mar. 25, 1999, which designated the United States.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/00920 |
Mar 1999 |
US |
Child |
09/767807 |
|
US |