Claims
- 1. Integrated memory block comprising a plurality of data lines and a plurality of decoders associated to each data line, whereby each decoder decodes an associated address and generates an enable signal, a plurality of multiplexers for rerouting said enable signal to either said associated data line or to the next higher data line.
- 2. Integrated memory block according to claim 1, wherein each multiplexer comprises two controllable drivers, each having an input and an output, wherein said outputs of said drivers are interconnected and provide a data line select signal and wherein said inputs receive said enable signals from said decoders.
- 3. Integrated memory block according to claim 1, wherein said memory comprises at least one memory sub-block, said memory sub-block comprises 2n word lines, whereby a first half of said data lines are arranged consecutively from a bottom position to a top position whereby each two consecutive data lines, are spaced apart to allow a placement of a further data line in between each two consecutive data lines, and whereby a second half of said data lines are arranged consecutively from said top position to said bottom position in said in between spaces.
- 4. Integrated memory block according to claim 1, wherein the multiplexer associated with the first data line receives the enable signal of the decoder for the last data line.
Parent Case Info
This is a divisional of application Ser. No. 09/507,568 filed Feb. 18, 2000, now U.S. Pat. No. 6,256,253.
US Referenced Citations (20)