U.S. Patent Application Serial No. 08/576,081, entitled Method and Apparatus for a Programmable Skew Buffer to Optimize Input/Output Timing, by Mathew Arcoleo, filed on Dec. 21, 1995. |
Griffin et al., Memory 1996: Complete Coverage of DRAm, SRAM, EPROM, and Flash Memory ICs, Chapter 7, "DRAM Technology," pp. 7-1 thru 7-20, Integrated Circuit Engineering Corporation, 1996. |
Griffin et al., Memory 1996: Complete Coverage of DRAM, SRAM, EPROM, and Flash Memory ICs, Chapter 8, "SRAM Technology," pp. 8-1 thru 8-18, Integrated Circuit Engineering Corporation, 1996. |
Griffin et al., Memory 1996: Complete Coverage of DRAM, SRAM, EPROM, and Flash Memory ICs, Chapter 13, "Voltage and Power Consumption," pp. 13-1 thru 13-8, Integrated Circuit Engineering, Corporation 1996. |
Cypress Semiconductor, Cypress Programmable Logic Data Book 1996, Nov. 1995, pp. i-v; 4-28 thru 4-34; and 6-16 thru 6-28. |
Cypress Semiconductor, "Programmable Skew Clock Buffer (PSCB)," pp. 10-130 thru 10-139. |
Cypress Semiconductor, Cypress Data Book Memories DataCom FCT Logic PC Products, May 1995, pp. i-iv, vii; 2-36 thru 2-43; 2-227; 2-258 thru 2-268; 6-1 thru 6-15; and 6-74 thru 6-84. |