Number | Date | Country | Kind |
---|---|---|---|
199 41 148 | Aug 1999 | DE |
This application is a continuation of copending International Application No. PCT/DE00/02866, filed Aug. 23, 2000, which designated the United States.
Number | Name | Date | Kind |
---|---|---|---|
4074302 | Brewer | Feb 1978 | A |
4649625 | Lu | Mar 1987 | A |
4820652 | Hayashi | Apr 1989 | A |
4907047 | Kato et al. | Mar 1990 | A |
4937205 | Nakayama et al. | Jun 1990 | A |
5055898 | Beilstein, Jr. et al. | Oct 1991 | A |
5065273 | Rajeevakumar | Nov 1991 | A |
5250829 | Bronner et al. | Oct 1993 | A |
5336629 | Dhong et al. | Aug 1994 | A |
5344381 | Cabrera y Lopez Caram | Sep 1994 | A |
5410503 | Anzai | Apr 1995 | A |
5512767 | Noble, Jr. | Apr 1996 | A |
5641694 | Kenney | Jun 1997 | A |
5658816 | Rajeevakumar | Aug 1997 | A |
5691549 | Lam et al. | Nov 1997 | A |
5712202 | Liaw et al. | Jan 1998 | A |
5736760 | Hieda et al. | Apr 1998 | A |
5744386 | Kenney | Apr 1998 | A |
5770484 | Kleinhenz | Jun 1998 | A |
5780335 | Henkels et al. | Jul 1998 | A |
5830797 | Cleeves | Nov 1998 | A |
5831899 | Wang et al. | Nov 1998 | A |
5843820 | Lu | Dec 1998 | A |
5869868 | Rajeevakumar | Feb 1999 | A |
5893735 | Stengl et al. | Apr 1999 | A |
5909044 | Chakravarti et al. | Jun 1999 | A |
5998254 | Heineck | Dec 1999 | A |
5998821 | Hieda et al. | Dec 1999 | A |
6031262 | Sakao | Feb 2000 | A |
6236079 | Nitayama et al. | May 2001 | B1 |
Number | Date | Country |
---|---|---|
0 262 294 | Apr 1988 | EP |
10-321813 | Dec 1998 | JP |
Entry |
---|
N.C.C. Lu et al.: “A Buried-Trench DRAM Cell Using A Self-Aligned Epitaxy Over Trench Technology”, 1988International Electron Devices Meeting Technical Digest, pp. 588-591. |
G.B. Bronner et al.: “Epitaxy Over Trench Technology for ULSI DRAMs”, Symposium on VLSI Technology, 1988, Dig. Techn. Papers, pp. 21-22. |
Anonymous: “Method For Making A Dynamic Random-Access Memory Cell”, IBM Technical Disclosure Bulletin, vol. 32, No. 4A, Sep. 1989, pp. 398-399. |
Frank S. Becker et al.: “Low Pressure Deposition of Doped SiO2 by Pyrolysis of Tetraethylorthosilicate (TEOS)”, J. Electrochem. Soc., vol. 136, No. 10, Oct. 1989, pp. 3033-3043. |
C.M. Ransom et al.: “Shallow n+ Junctions in Silicon by Arsenic Gas-Phase Doping”, J. Electrochem. Soc., vol. 141, No. 5, May 1994, pp. 1378-1381. |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/DE00/02866 | Aug 2000 | US |
Child | 10/085940 | US |