Claims
- 1. A method for fabricating a BiCMOS integrated circuit, comprising the steps of:forming in a single implantation step a base region of a bipolar transistor and a p-well of an n-channel MOS transistor; and forming in a single implantation step a collector contact well of a bipolar transistor and an n-well of a p-channel MOS transistor, said collector contact well adjoining a collector region and extending to a surface of a semiconductor substrate.
- 2. A method for fabricating a BiCMOS integrated circuit, comprising the steps of:forming an n-type collector region within a semiconductor substrate of lighter doping; forming a plurality of p-type wells, at least one of said plurality of p-type wells forming a base region lying between said collector region and a surface of said semiconductor substrate, said base region adjoining said collector region and extending to said surface, and at least one of said plurality of p-type wells forming an n-channel MOS well; forming a plurality of n-type wells, at least one of said plurality of n-type wells forming a collector contact well lying between said collector region and said surface of said semiconductor substrate, said collector contact well adjoining said collector region and extending to said surface, further said collector contact well lying between said base region and said n-channel MOS well, and at least one of said plurality of n-type wells forming a p-channel MOS well; and forming an emitter region adjoining said base region, said emitter region extending to said surface.
- 3. The method of claim 2, further including the step of implanting p-dopants into said p-type wells, excluding a portion of said base region adjacent said emitter region.
- 4. The method of claim 3, further including the step of implanting n-type dopants into said n-type wells and into a portion of said base region.
- 5. The method of claim 2, further including the step of implanting n-type dopants into said n-type wells and into a portion of said base region.
Parent Case Info
This application claims priority under 35 USC § 119 (e)(1) of provisional application Ser. No. 60/079,444, filed Mar. 26, 1998.
US Referenced Citations (15)
Foreign Referenced Citations (2)
Number |
Date |
Country |
2081508 |
Jul 1981 |
GB |
05267331 |
Oct 1993 |
JP |
Non-Patent Literature Citations (3)
Entry |
A. R. Alvarez, ed., 3.1 Evolution of BiCMOS From a CMOS Perspective, Kluwer Acad. Publ. 1989, pp. 65-68. |
J. A. Bruchez, et al., The Philosophy of a Simple Collector Diffusion Isolation Bipolar Process, Solid State Technology/Aug. 1987, pp. 93-97. |
Robert T. Havemann, et al., Process Integration Issues for Submicron BiCMOS Technology, Solid State Technology/Jun. 1992, pp. 71-76. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/079444 |
Mar 1998 |
US |