Claims
- 1. An antifuse structure disposed over an insulating portion of a semiconductor substrate comprising:
- a bottom electrode including an upper surface;
- an interlayer dielectric layer disposed over said bottom electrode;
- an antifuse cell opening in and through said interlayer dielectric layer and exposing said upper surface of said bottom electrode;
- a first barrier metal layer disposed entirely within said antifuse cell opening and over and in physical and electrical contact with said bottom electrode, said first barrier metal layer being flat and of uniform thickness;
- an antifuse material layer disposed over said interlayer dielectric layer, in said antifuse cell opening and over said first barrier metal layer;
- a second barrier metal layer disposed over said antifuse material layer; and
- a top electrode disposed over and in electrical and physical contact with said second barrier metal layer.
- 2. An antifuse according to claim 1 wherein said antifuse material layer includes a first nitride layer, an amorphous silicon layer disposed over said first nitride layer, and a second nitride layer disposed over said amorphous silicon layer.
- 3. An antifuse structure comprising:
- a bottom electrode including an upper surface;
- an interlayer dielectric layer disposed over said bottom electrode;
- an antifuse cell opening in and through said interlayer dielectric layer and exposing said upper surface of said bottom electrode;
- a first barrier metal layer disposed entirely within said antifuse cell opening and over and in physical and electrical contact with said bottom electrode, said first barrier metal layer being flat and of uniform thickness;
- an antifuse material layer disposed over said first barrier metal layer;
- a second barrier metal layer disposed over said antifuse material layer; and
- a top electrode disposed over and in electrical and physical contact with said second barrier metal layer.
- 4. An antifuse according to claim 3 wherein said antifuse material layer includes a first nitride layer, an amorphous silicon layer disposed over said first nitride layer, and a second nitride layer disposed over said amorphous silicon layer.
CROSS-REFERENCES TO RELATED APPLICATIONS
This application is a continuation-in-part of: (1) co-pending U.S. patent application Ser. No. 08/284,054 entitled "METAL-TO-METAL ANTIFUSES INCORPORATING VIA PLUG AND METHODS OF MAKING SAME", filed Aug. 1, 1994, in the name of inventors Abdul R. Forouhi, Frank W. Hawley, John L. McCollum and Yeouchung Yen, which is a continuation-in-part of: U.S. patent application Ser. No. 07/790,366, now U.S. Pat. No. 5,404,029, entitled "Electrically Programmable Antifuse Element", filed Nov. 12, 1991, in the name of inventors John D. Husher and Abdul R. Forouhi, of which U.S. patent application Ser. No. 07/888,042 entitled "Electrically Programmable Antifuse Element", filed May 22, 1992, in the name of inventors John D. Husher and Abdul R. Forouhi, now U.S. Pat. No. 5,171,715, is a divisional; U.S. patent application Ser. No. 07/947,275 entitled "Metal-to-Metal Antifuse Structure", filed Sep. 18, 1992, in the name of inventors Abdul R. Forouhi, Esmat Z. Hamdy, Chenming Hu and John L. McCollum, now U.S. Pat. No. 5,387,812 which is a divisional of U.S. patent application Ser. No. 07/743,261 entitled "Electrically Programmable Antifuse and Fabrication Processes", filed Aug. 9, 1991, in the name of inventors Abdul R. Forouhi, Esmat Z. Hamdy, Chenming Hu, and John L. McCollum, now U.S. Pat. No. 5,272,101, which is a continuation-in-part of U.S. patent application Ser. No. 07/604,779 entitled "Electrically Programmable Antifuse Incorporating Dielectric and Amorphous Silicon Interlayer", filed Oct. 26, 1990, in the name of inventors Abdul R. Forouhi, John L. McCollum and Shih-Oh Chen, now U.S. Pat. No. 5,181,096, which is a continuation-in-part of U.S. patent application Ser. No. 07/508,306 entitled "Electrically Programmable Antifuse Element Incorporating A Dielectric and Amorphous Silicon Interlayer", filed Apr. 12, 1990, in the name of inventors John L. McCollum and Shih-Oh Chen, now U.S. Pat. No. 5,072,384; U.S. patent application Ser. No. 08/172,132 entitled "Metal-to-Metal Antifuse Including Etch Stop Layer", filed Dec. 21, 1993, in the name of inventors Wenn-Jei Chen, Steve S. Chiang and Frank W. Hawley, now U.S. Pat. No. 5,381,035, which is a continuation-in-part of U.S. patent application Ser. No. 07/950,264 entitled "Antifuse Element and Fabrication Method", filed Sep. 23, 1992 in the name of inventor Frank W. Hawley, now abandoned, of which U.S. patent application Ser. No. 08/197,102 entitled "Antifuse Element and Fabrication Method", filed Feb. 15, 1994, in the name of inventor Frank W. Hawley, now abandoned, is a continuation; U.S. patent application Ser. No. 08/197,102, referred to above; U.S. patent application Ser. No. 08/050,744 entitled "Elevated Metal-to-Metal Antifuse Structures and Fabrication Processes", filed Apr. 20, 1993, in the name of inventors Frank W. Hawley and John L. McCollum, now abandoned, which is a continuation of U.S. patent application Ser. No. 07/749,866 entitled "Elevated Metal-to-Metal Antifuse Structures and Fabrication Processes", filed Aug. 26, 1991, in the name of inventors Frank W. Hawley and John L. McCollum, now abandoned, of which U.S. patent application Ser. No. 07/900,651 entitled "Elevated Metal-to-Metal Antifuse Structures and Fabrication Processes", filed June 18, 1992, in the name of inventors Frank W. Hawley and John L. McCollum, now abandoned, is a divisional; U.S. patent application Ser. No. 08/231,634 entitled "Electrically Programmable Antifuse Incorporating Dielectric and Amorphous Silicon Interlayers", filed Apr. 22, 1994, in the name of inventors John L. McCollum, Eltoukhy Abdelshafy and Abdul R. Forouhi, now pending, which is a continuation-in-part of U.S. patent application Ser. No. 08/004,912 entitled "Electrically Programmable Antifuse Incorporating Dielectric and Amorphous Silicon Interlayer", filed Jan. 19, 1993, in the name of inventors Abdul R. Forouhi, John L. McCollum and Shih-Oh Chen, now U.S. Pat. No. 5,411,917, which is a continuation-in-part of U.S. patent application Ser. No. 07/604,779, referred to above; and U.S. patent application Ser. No. 08/004,912, referred to above. and (2) co-pending U.S. patent application Ser. No. 08/319,170 entitled "METAL TO METAL ANTIFUSE", filed Oct. 6, 1994, in the name of inventors Yeouchung Yen, Shih-Oh Chen, Leuh Fang, Elaine T. Poon and James B. Kruger. The entirety of the above-identified patent applications is hereby incorporated herein by reference as if set forth fully herein.
US Referenced Citations (35)
Foreign Referenced Citations (11)
Number |
Date |
Country |
8700969 |
Jul 1986 |
EPX |
8702827 |
Oct 1986 |
EPX |
0162529 |
Mar 1989 |
EPX |
0323078 |
Jul 1989 |
EPX |
0455414 |
Apr 1991 |
EPX |
0452091 |
Oct 1991 |
EPX |
9213359 |
Jan 1992 |
EPX |
9220109 |
Apr 1992 |
EPX |
9303499 |
Jul 1992 |
EPX |
3927033 |
Aug 1989 |
DEX |
59-098971 |
Dec 1985 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Chapman et al., "A Lazer Linking Process for Restructurable VLSI", Cleo '82, Apr. 14-16, 1982, Phoenix, Arizona. |
Burns, G. P. "Titanium dioxide formed by rapid thermal oxidation" Nov. 4, 1988 Journal of Applied Science, pp. 2095-2097. |
Pauleau, "Interconnect Materials for VLSI Circuits", Apr. 1987 Solid State Technology, pp. 155-162. |
Related Publications (7)
|
Number |
Date |
Country |
|
284054 |
Aug 1994 |
|
|
947275 |
Sep 1992 |
|
|
04912 |
Jan 1993 |
|
|
50744 |
Apr 1993 |
|
|
172132 |
Dec 1993 |
|
|
197102 |
Feb 1994 |
|
|
231634 |
Apr 1994 |
|
Divisions (2)
|
Number |
Date |
Country |
Parent |
743261 |
Aug 1991 |
|
Parent |
604779 |
|
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
749866 |
Aug 1991 |
|
Parent |
950264 |
|
|
Continuation in Parts (8)
|
Number |
Date |
Country |
Parent |
319170 |
Oct 1994 |
|
Parent |
790366 |
Nov 1991 |
|
Parent |
04912 |
Jan 1993 |
|
Parent |
604779 |
Oct 1990 |
|
Parent |
508306 |
Apr 1990 |
|
Parent |
950264 |
Sep 1992 |
|
Parent |
04912 |
|
|
Parent |
604779 |
|
|