Claims
- 1. A method of forming an integrated circuit, comprising:providing a dielectric layer over a substrate; providing a via in the dielectric layer; providing a first conductive layer on the dielectric and filling the via; forming an opening through the first conductive layer so as to remove a portion of the first conductive layer from within the via, thereby to form a partially unfilled via; forming a second conductive layer having a thickness, over the first conductive layer, over the exposed portion of the dielectric layer, and filling the partially unfilled via; and etching back the second conductive so that part of the previously exposed portion of the dielectric layer is exposed a second time, and portions of the second conductive layer having approximately the same thickness as the thickness of the second conductive layer, remain within the opening thereby continuing to fill the partially unfilled via formed during the forming an opening.
- 2. The method of claim 1, wherein the second conductive layer formed over the first conductive layer has a smaller thickness than the first conductive layer.
- 3. The method of claim 2, wherein the portions of the second conductive layer remaining in the opening have a top region adjacent a top surface of the first conductive layer and a bottom region adjacent to the underlying layer, wherein the bottom region is wider than the top region.
- 4. The method of claim 3, wherein the portions of the second conductive region remaining in the opening have a tapered shape extending outward into the opening.
- 5. The method of claim 4, wherein the tapered shape is formed by plasma etching the second conductive region.
- 6. The method of claim 1, wherein etching through a portion of the second conductive layer includes removing the second conductive layer from over the first conductive layer.
- 7. The method of claim 1, wherein at least one of the first and second conductive layers is a conformal metal layer comprising a material selected from the group consisting of aluminum and tungsten.
- 8. The method of claim 1, wherein the via extends through the dielectric layer and contacts a region on the substrate.
- 9. A method of forming an integrated circuit according to claim 1, wherein the open separates parts of the first conductive layer defining separate wiring lines, and wherein the thickness of the second conductive layer is less the one half of a distance of separation of the wiring lines.
- 10. A method of forming an integrated circuit according to claim 9, wherein the distance of separation of the wiring lines is about 0.05 μm and the thickness of the second conductive layer is between about 200 Å and about 1000 Å.
Parent Case Info
This application claims priority from provisional application Ser. No. 60/054,741, filed Aug. 13, 1997.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4847674 |
Sliwa et al. |
Jul 1989 |
|
5321211 |
Haslam et al. |
Jun 1994 |
|
5756396 |
Lee et al. |
May 1998 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
1-5053 |
Jan 1989 |
JP |
4-196125 |
Jul 1992 |
JP |
Non-Patent Literature Citations (2)
Entry |
“Customized Metallization for Low Capacitance of Low Resistance”, IBM Tech. Disc. Bull., vol. 28, No. 6, Nov. 1985, pp. 2719-2720.* |
Wolf, S., Silicon Processing for the VLSI Era, vol. 2, 1990, Lattice Press, pp. 240-245. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/054741 |
Aug 1997 |
US |