The present invention relates to the field of image sensor circuits. In particular the present invention discloses a CMOS image sensor having a distributed amplifier.
Jet Propulsion Laboratories (JPL) of Pasadena, Calif. introduced a new type if image sensor circuit known as a CMOS image sensor. A CMOS image sensor is an integrated circuit that measures light by detecting a voltage change produced by a photo sensor. Specifically, a photo sensor is charged to a predetermined voltage value and then allowed to integrate by being exposed to a light source. The voltage value of the photo sensor is then read out by a read-out circuit consisting of a transistor.
Existing CMOS image sensors have proved useful for some applications. However, there are problems with existing CMOS image sensors. For example, individual CMOS image sensors in an array do not behave uniformly therefore a CMOS image sensor array must be calibrated with a uniform image, such as a gray plane, before use. The dynamic range of existing CMOS image sensors is limited such that images with large light variation are difficult to capture. Existing CMOS image sensor circuits are highly susceptible to noise problems. Specifically, the read-out of a CMOS image sensor pixel circuit may affect the integration of an adjacent CMOS image sensor pixel circuit. Existing CMOS image sensors also exhibit undesirable nonlinear behavior. Due to the problems associated with existing CMOS image sensor circuits, an improved CMOS image sensor circuit would be desirable.
A CMOS image sensor circuit having a distributed amplifier is disclosed. The CMOS image sensor circuit is constructed using a photo sensor that converts light intensity into voltage, a reset transistor to charge the photo sensor, and a distributed amplifier to detect and read out the voltage value created by the photo sensor.
The distributed amplifier is distributed in the sense that portions of the amplifier circuitry reside within individual pixel circuits that form a CMOS image sensor array. The remainder of the amplifier resides in a column read out circuit that is at the bottom of the CMOS image sensor array.
Other objects, features, and advantages of present invention will be apparent from the company drawings and from the following detailed description.
The objects, features and advantages of the present invention will be apparent to one skilled in the art, in view of the following detailed description in which:
A method and apparatus for distributed amplifier CMOS image sensor circuit is disclosed. In the following description, for purposes of explanation, specific nomenclature and specific implementation details are set forth to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. For example, the present invention has been described with reference to N-Well process technologies. However, the same teachings can easily be applied to other types of process technologies.
The CMOS image sensor array of
A CMOS image sensor array is similar to a Dynamic Random Access Memory (DRAM) array except that instead of individual memory cells that are set and later tested, a CMOS image sensor array has individual CMOS image sensor circuits that are set to an initial voltage value and then sensed after light sampling. Furthermore, a CMOS image sensor array differs from a DRAM array in that the output voltage is quantized by an analog to digital converter.
Also illustrated in
The CMOS image sensor circuit 210 operates in three phases: reset, integration, and read-out. The operational phases of the CMOS image sensor circuit 210 will be described with reference to
Initially, during a reset phase 310 of
Next, during an integration phase 330, the photo sensor 220 is exposed to a light source to be measured. The photons that strike the photo sensor 220 will cause electrons to leak through the photo sensor 220. The voltage level of the remaining charge on the photo sensor 220 is proportional to the number of photons that strike the photo sensor 220. Thus, during the integrate phase 330 the voltage level of the gate on the source follower 240 will drop. A white level is reached as the photo sensor approaches the negative power supply (Ground). A black level occurs when no photons are integrated such that the photo sensor voltage essentially remains at the original reference black voltage level (VRB=VDD−VTN).
Finally, during a read-out phase 350, the row select transistor 250 will be activated such that the gate voltage level of the source follower transistor 240 will be measured using sensor circuit 290. In one embodiment, the measurement of the photo sensor voltage is performed by using a Correlated Double Sampling circuit (CDS). First, the integrated photo sensor voltage signal is sampled. Then the CMOS image sensor circuit is reset and the reset voltage is sampled for a reference black value. The desired signal is the difference between the integrated signal voltage and the photo sensor reset voltage.
As discussed in the background, the existing CMOS image sensor circuits have several known problems. One problem with existing CMOS image sensors is that slight differences between the transistors in the different CMOS image sensor pixels causes fixed pattern noise in captured images.
The threshold voltage (VT) is made up of two parts: a zero bias term and a bias point dependent term. The zero bias term is, in part, process dependent. For example, the zero bias term is affected by the surface implant dose under the channel of the transistor. The voltage dependent term or body effect term, is a function of the back bias voltage between the source and body of the source follower transistor 440. The source follower transistor 440 within each pixel exhibits a linearity error, as the voltage on the photo sensor changes from the reset voltage to ground. Typically, the source follower transistor 440 should have unity gain. However, body effect on the source follower and row select transistors will result in a changing gain level. Specifically, the gain of the source follower transistor 440 will vary as the photo sensor voltage varies. This nonlinear gain behavior is an undesirable effect for a high performance image sensor.
Existing CMOS image sensor circuit also have very limited dynamic range. Resetting the photo sensor to a reference voltage level by connecting the gate of a reset transistor to VDD results in a loss of dynamic range of the photo sensor voltage as seen by the Correlated Double Sampling (CDS) circuit due to threshold voltage drops across transistors. For example, assume a power supply voltage of 3.0 Volts (VDD=3.0V), a threshold voltage drop of 1.0 Volt (VTN=1.0V), and a transistor saturation voltage of 0.25 Volts (VDSAT=0.25V). The reference voltage (VRB) will be the power supply voltage minus a transistor voltage drop. Thus, the reset voltage (VRB) equals VDD−VTN, or 3.0V−1.0V=2.0V. This reference voltage is then level shifted by the source follower and applied to the sensor circuit. The output voltage variation seen by the sensor circuit is from VDD−VTN−VTN−VDSAT to VDSAT. In our example, the output signal (Col_Out) varies from a high of 3.0V−1.0V−1.0V=0.25V=0.75V to a low of 0.25V. Thus, existing CMOS image sensors may only have a small maximum dynamic range of 0.5V (0.75V−0.25) for a standard 3.0 Volt power supply system. The VTN threshold voltage drops results in a loss of a large amount the available signal level. Thus a large amount of the dynamic range of the light level of the sensor is lost.
To remedy a number of the known problems of existing CMOS image sensors, the present invention introduces the concept of a CMOS image sensor with a distributed amplifier. The distributed amplifier circuit provides a linear output from the CMOS image sensor circuit and may be used to increase the dynamic range of the CMOS image sensor circuit.
The amplifier 560 of
To operate within a CMOS image sensor array, the amplifier is divided into two different stages: an input stage portion 501 and an output stage portion 505. A few of the components of the input stage portion 501 of the amplifier 560 are located within the CMOS image sensor pixel circuit. The remainder of the components from the amplifier input stage and the components from the output stage of the amplifier 560 are located within the sensor circuit at the bottom of the CMOS image sensor array. Thus, most components of the distributed amplifier 560 can be shared by CMOS image sensor pixel circuits that share the same column in the CMOS image sensor array. For example, referring back to
In the proposed distributed amplifier CMOS image sensor, any nonlinear behavior caused by the source follower transistor is eliminated by the use of the distributed unity gain amplifier within each pixel and column circuit. Provided that the open loop gain of the distributed amplifier is high enough, any nonlinear behavior in the amplifier signal swings are not an issue. Thus, the proposed distributed amplifier CMOS image sensor circuit provides approximately a tens times improvement in linearity over prior art CMOS image sensor circuit solutions.
Three different detailed implementations of a distributed amplifier CMOS image sensor circuit are provided to disclose the teachings of the present invention in detail. The three distributed amplifier CMOS image sensor circuit embodiments will be described using an N-Well CMOS Process Technology, a photo diode sensor, and a unity gain distributed amplifier. However, many variations of known technologies can be used to implement the distributed amplifier CMOS image sensor circuits. For example, a different process technology may be used to fabricate the CMOS image sensor circuits. Examples of other process technology that may be used include NMOS, PMOS DRAM or Embedded DRAM, and P-Well CMOS Process Technology. Furthermore, the photo sensor can be implemented with a photo diode or photo-gate sensor. Also, as previously set forth, different amplifier gain values may be used.
A First Distributed Amplifier CMOS Image Sensor Circuit Embodiment
The reference voltage VR is derived from a bandgap voltage reference which has low sensitivity to power supply variation, temperature variation, and process variation. This ensures that the reset voltage of each column will match the adjacent column reset voltage so that fixed pattern noise is eliminated. Thus, charging the photo sensor to a well regulated VR improves both the dynamic range of the sensor and the Fixed Pattern Noise of the sensor.
Further extension of the dynamic range of the photo sensor 620 can be obtained if the reset voltage VR connects to a regulated voltage closer to the power supply voltage VDD. To keep the pixel size down, an NMOS transistor is used in the pixel. Thus, in order to charge the photo sensor 620 to a voltage higher than 2V, the reset transistor 610 would be implemented with a high voltage transistor. A high voltage transistor can be implemented by many different silicon process technologies. The gate of this high voltage reset transistor 610 is connected to a voltage level from VDD to two times VDD thereby allowing the photo sensor 620 reset phase (reference) voltage VR to approach the power supply voltage VDD while still regulated from the power supply voltage VDD.
In the distributed amplifier CMOS image sensor circuit, the voltage from the photo sensor 620 is sensed by a distributed unity gain amplifier circuit. In the embodiment of
The amplifier output stage consists of a source follower buffer created from transistors 670 and 680. In
To implement the distributed amplifier CMOS image sensor circuit of
In the first embodiment illustrated in
The remainder of the distributed amplifier transistors (transistors 630, 655, 670, and 680) are implemented in the column read-out circuit 602 located at the bottom of a CMOS image sensor array. The IBP 640 and IBN 645 signals output by the CMOS image sensor pixel circuit 601 are used as inputs to the column read-out circuit 602. The column read-out circuit 602 also uses two other inputs VBP 631 and VBN 651 that are generated by a bias generator cell. The bias generator cell (not shown) has matched current sources that are mirrored by transistors 630 and 655 into the input stage differential pair and mirrored by transistors 670 and 680 into the output stage of the distributed unity gain amplifier. The power requirements of the column read-out circuit 602 are provided by a voltage source (VDD) and ground (GND).
The distributed amplifier of the present invention reduces noise coupling that could be caused by a read out of one row affecting another row that is integrating. In the distributed amplifier, the row select transistor 650 within each CMOS image sensor pixel circuit is used turn on or off the distributed amplifier for each row. An inactive row will have differential input transistor 625 off such that only gate source overlap capacitance will couple to the integrating photo diode in an attenuated manner. The attenuating effects of the common source node of input stage differential pair 621 and 625 within the CMOS image sensor pixel circuit 601 greatly reduces read-out coupling effects experienced in prior art CMOS image sensor pixel circuit designs.
The distributed amplifier CMOS image sensor circuit of
A Second Distributed Amplifier CMOS Image Sensor Circuit Embodiment
In the embodiment of
In the embodiment of
The amplifier output stage in
The column read-out circuit 702 illustrated in
The column read-out circuit generates a column output (Col_Out) as an output signal. Feedback from the amplifier output to the amplifier inverting input is applied by connecting the drain of transistors 770 and 780 to the gate of differential transistor 725. This closed loop amplifier configuration creates a unity gain amplifier, whereby the column output (Col_Out) signal is buffered and equals the input photo sensor signal.
In the embodiment of
The unity gain amplifier will make the column output (Col_Out) voltage signal follow the large dynamic range of the photo sensor signal. The column output (Col_Out) will continue to follow the photo sensor voltage signal even as the tail current source transistor 780 begins to go out of saturation. The dynamic range of the column output (Col_Out) signal may vary from a high of VR to a low of VTN+2(VDSAT). Thus, with the improved reference voltage level of 2.5 Volts (VR=2.5V), the dynamic range of the column output (Col_Out) signal is 1.0 volt. Specifically, the dynamic range varies from the reference voltage value of 2.5 Volts (VR=2.5V) to the low value of VTN−2(VDSAT) or 1.0V−2(0.25V)=1.5V such that the dynamic range of CMOS image sensor circuit is 2.5V−1.5V=1.0 Volt.
A Third Distributed Amplifier CMOS Image Sensor Circuit Embodiment
The input stage of the distributed amplifier in the embodiment of
The output stage of the distributed amplifier in the embodiment of
The embodiment of
The foregoing has described a distributed amplifier CMOS image sensor. It is contemplated that changes and modifications may be made by one of ordinary skill in the art, to the materials and arrangements of elements of the present invention without departing from the scope of the invention.
This application is a continuation of U.S. patent application having Ser. No. 09/613,582, filed Sep. 12, 2000, now abandoned, which is a continuation of U.S. patent application having Ser. No. 09/113,395, filed Jul. 10, 1998, now issued as U.S. Pat. No. 6,130,423.
Number | Name | Date | Kind |
---|---|---|---|
5923369 | Merrill et al. | Jul 1999 | A |
6130423 | Brehmer et al. | Oct 2000 | A |
Number | Date | Country | |
---|---|---|---|
20020011554 A1 | Jan 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09613582 | Sep 2000 | US |
Child | 09957343 | US | |
Parent | 09113395 | Jul 1998 | US |
Child | 09613582 | US |