| J.D. Cho, et al., Four-Bend Top-Down Global Routing, vol. 17, No. 9, IEEE Transactions on CAD, September 1998. |
| A.H. Farrahi et al., Quality of EDA CAD Tools: Definitions, Metrics and Directions, Quality Electronic Design, 2000, Proceedings of the first International Symposium on March 2000, pp 395-405. |
| C. Chiang, et al., Wirability of Knock-Knee Layouts with 45° Wires, IEEE Transactions on Circuits and Systems, vol. 38, Issue 6, pp 613-624, June 1991. |
| G. Overtone, EDA Underwriter 2 Finding Space in a Multi-layer Board, Electronic Engineering, Morgran-Grampian LTD, vol. 67,, no. 819, pp 29-30. |
| J. Su et al., Post-Route Optimization for Improved Yield Using Rubber-Band Wiring Model, 1997 International Conference on Computer-Aided Design, pp 700-706, November 1997. |
| J. Vicente, RSR: A New Rectilinear Steiner Minimum Tree Approximation for FPGA Placement and Global Routing, Proceedings of the 24th Euro Micro Conference, pp 192-195, August 1998. |
| K. Powers et al., The 60° Grid: Routing Channels in Width d/square root 3, VLSI, 1991, Proceedings., First Great Lakes Symposium on Kalamazoo, MI, USA, pp 214-291, March 1991. |
| M. Alexander et al., Performance-Oriented Placement and Routing for field-programmable gate arrays, Proceedings of the European Design Automation Conference, pp. 80-85, 1995. |
| M. Alexander et al., Placement and Routing for Performance-Oriented FPGA Layout, VLSI Design, vol. 7, No. 1, 1998. |
| M. Igarashi et al., A Diagonal-Interconnect Architecture and Its Application to RISC Core Design, 2002 IEEE Solid-State Circuits Conference, pp 210-460, February 2002. |
| P. Dood, et al. A Two-Dimensional Topological Compactor with Octagonal Geometry, 28th ACM/IEEE Design Automation Conference, pp 727-731, July 1991. |
| P. Parikh, et al., Congestion Driven Quadratic Placement, Proceedings of Design Automation Conference, 1998, pp 275-278. |
| R. Putatunda et al., VITAL: Fully Automatic Placement Strategies for Very Large Semicustom Designs, Proceedings of the International Conference on Computer Design: VLSI in Computers and Processors, pp 434-439 October 1988. |
| Y. Sekiyama et al., Timing-Oriented Routers for PCB Layout Design of High-Performance Computers, International Conference on Computer Aided Design, pp 332-335, November 1991. |
| Ahuja, R. et al., Faster Algorithms for the Shortest Path Problem, Journal of the Association for Computing Machinery, vol. 37, No. 2, April 1990, pp. 213-223. |
| Brady, L. et al., Channel Routing on a 60° Grid, extended abstract, pp. 956-931. |
| Brambilla, A. et al., Statistical Method for the Analysis of Interconnects Delay in Submicrometer Layouts, IEEE, August 2001, pp. 957-966. |
| Carothers, K., A Method of Measuring Nets Routability for MCM's General Area Routing Problems, 1999, pp. 186-192. |
| Chem, H. et al., Physical Planning of On-Chip Interconnect Architectures, 2002, IEEE, International Conference, pp. 30-35. |
| Cheng, K. et al., Manhattan or Non Manhattan? A Study of Alternative VLSI Routing Architectures, pp 47-52, 2000. |
| Cheng, K., Steiner Problem in Octilinear Routing Model, a Thesis Submitted for the Degree of Master of Science, National University Singapore, 1995, pp. 1-122. |
| Chip Model with Wiring Cost Map, August 1983, IBM Technical Disclosure Bulletin, vol. 26, iss. 3A, pp. 929-933. |
| Cong, J. et al., Efficient Heuristics for the Minimum Shortest Path Steiner Arborescence Problem with Applications to VLSI Physical Design, Cadence Design Systems and UCLA Computer Science Department, pp.88-95. |
| Cong, J. et al., Performance-Driven Multi-Layer General Routing for PCB/MCM Designs, UCLA Computer Science Department, 1998, pp. 356-361. |
| Enbody, R. et al., Near-Optimal n-Layer Channel Routing, 23rd Design Automation Conference, 1986, pp. 708-714. |
| Fang, S. et al., Constrained Via Minimization with Practical Considerations for Multi-Layer VLSI/PCB Routing Problems, 28th ACM/IEEE Design Automation Conference, 1991, pp. 60-65. |
| Hom, I. et al., Estimation of the Number of Routing Layers and Total Wirelength in a PCB Through Wiring Distribution Analysis, 1996, pp. 1-6. |
| Hong, X. et al., Performance-Driven Steiner Tree Algorithms for Global Routing, 30th ACM/IEEE Design Automation Conference, 1993, pp. 177-181. |
| Hu, J. et al.: “A Timing-Constrained algorithm for Simultaneous Global Routing on Multiple Nets” IEEE/ACM International Conference on Computer Aided Design. ICCAD—2000. IEEE/ACM Digest of Technical Papers (CAT. No.00CH37140), Proceedings of International Conference on Computer Aided Design (ICCAD), San Jose, CA USA, Nov. 5-9, 2000. Pages 99-103. |
| Kastner R et al.: “Predictable Routing” IEEE/ACM International Conference on Computer Aided Design. ICCAD—2000. IEEE/ACM Digest of Technical Papers (CAT. NO.00CH37140), Proceedings of International Conference on Computer Aided Design (ICCAD), San Jose, CA, USA, Nov. 5-9, 2000. Pages 110-113. |
| Khoo, K. et al., An Efficient Multilayer MCM Router Based on Four-Via Routing, 30th ACM/IEEE Design Automation Conference, 1993, pp. 590-595. |
| Lillis, J. et al., Table-Lookup Methods for Improved Performance-Driven Routing, 1998, pp. 368-373. |
| Lipski, W. et al., A Unified Approach to Layout Wirability, Mathimatical Systems Theory, 1987, pp. 189-203. |
| Lodi, E. et al., A Preliminary Study of a Diagonal Channel-Routing Model, Algorithmica, 1989, pp.585-597. |
| Lodi, E. et al., Lecture Notes in Computer Science, A 4d Channel Router for a Two Layer Diagonal Model, pp. 464-476, July 1988. |
| Naclerio, N. et al., Via Minimization for Gridless Layouts, 24th ACM/IEEE Design Automation Conference, 1987, pp. 159-165. |
| Nam, G. et al, Satisfiability-Based Layout Revisited: Detailed Routing of Complex FPGAs Via Search-Based Boolean SAT, 1999, pp. 167-175. |
| Oh, J. et al., Constructing Lower and Upper Bounded Delay Routing Trees Using Linear Programming, 33rd Design Automation Conference, 1996. |
| Partitioning Logic on to Graph Structure, IBM Technical Disclosure Bulletin, February 1990, vol. 32, iss. 9A, pp. 469-475. |
| Phillips, N., Channel Routing by Constraint Logic, Department of Computer Science Southern Illinois University, ACM, 1992. |
| Takashima, Y. et al, Routability of FPGAs with External Switch-Block Structures, IEICE Trans. Fundamentals, vol. E81-A, No. 5, May 1998, pp. 850-856. |
| Thakur, S. et al., Algorithms for a Switch Module Routing Problem, 1994, pp. 265-270. |
| Theune, D., et al., HERO: Hierarchical EMC-constrained routing, 11/1992, IEEE pp 468-472. |
| Tseng, H., Timing and Crosstalk Driven Area Routing, pp. 378-381. |
| Wang, D., Novel Routing Schemes for IC Layout, Part I: Two-Layer Channel Routing, 28th ACM/IEEE Automation Conference, 1991, pp. 49-53. |
| Wang, M. et al., Modeling and Minimization of Routing Congestion, Jan. 2000, IEEE proceedings of ASP-DAC, Asia and South Pacific, pp. 185-190. |
| Wood, G. et al., FPGA Routing and Routability Estimation Via Boolean Satisfiability, Department of Electrical and Computer Engineering Carnegie Mellon University, Pittsburgh, PA, pp. 119-125. |
| Zhang, C.X. et al., Floorplan Design Using a Hierarchical Neutral Learning Algorithm, IEEE, 6/1991. pp. 2060-2063. |
| Zhou, H. et al., An Optimal Algorithm for River Routing with Crosstalk Constraints, 1996. |
| Zhou, H. et al., Global Routing with Crosstalk Constraints, Department of Computer Sciences, University of Texas, 1998, pp. 374-377. |
| Zhou, H. et al., Optimal River Routing with Crosstalk Constraints, ACM Transactions on Design Automation of Electronic Systems, vol. 3, No. 3, July 1998, pp. 496-514. |
| U.S. patent application Ser. No. 09/737,210, Steven Teig et al., filed Dec. 13, 2000. |
| U.S. patent application Ser. No. 09/737,220, Steven Teig et al., filed Dec. 13, 2000. |
| U.S. patent application Ser. No. 09/737,245, Steven Teig et al., filed Dec. 13, 2000. |
| U.S. patent application Ser. No. 09/739,580, Steven Teig et al., filed Dec. 15, 2000. |
| U.S. patent application Ser. No. 09/739,589, Steven Teig et al., filed Dec. 15, 2000. |
| U.S. patent application Ser. No. 09/742,171, Steven Teig et al., filed Dec. 19, 2000. |
| U.S. patent application Ser. No. 09/745,067, Steven Teig et al., filed Dec. 19, 2000. |
| U.S. patent application Ser. No. 10/329,241, Steven Teig et al., filed Dec. 23, 2002. |
| U.S. patent application Ser. No. 10/040,915, Steven Teig et al., filed Jan. 5, 2002. |
| U.S. patent application Ser. No. 10/040,948, Steven Teig et al., filed Jan. 5, 2002. |
| U.S. patent application Ser. No. 10/040,954, Steven Teig et al., filed Jan. 5, 2002. |
| U.S. patent application Ser. No. 10/040,953, Steven Teig et al., filed Jan. 5, 2002. |
| U.S. patent application Ser. No. 10/040,963, Steven Teig et al., filed Jan. 5, 2002. |
| U.S. patent application Ser. No. 10/041,942, Steven Teig et al., filed Jan. 7, 2002. |
| U.S. patent application Ser. No. 10/041,957, Steven Teig et al., filed Jan. 7, 2002. |
| U.S. patent application Ser. No. 10/046,864, Steven Teig et al., filed Jan. 13, 2002. |
| U.S. patent application Ser. No. 10/047,982, Steven Teig et al., filed Jan. 14, 2002. |
| U.S. patent application Ser. No. 10/047,978, Steven Teig et al., filed Jan. 13, 2002. |