Barzaghi et al. (“Symbolic compaction of digital CMOS cells”, Proceedings of 6th Mediterranean Electrotechnical Conference, vol. 1, May 22, 1991, pp. 222-225).* |
NN9010221 (“Floorplanning by Constraint Reduction”, IBM Technical Disclosure Bulletin, vol. 33, No. 5, Oct. 1990, pp. 221-226 (8 pages)).* |
Maidee et al. (“Invisible edge and soft tied in compaction strategy”, The 1998 IEEE Asia-Pacific Conference on Circuits and Systems, Nov. 24, 1998, pp. 133-136).* |
Martineau et al. (“Automatic jog insertion for 2D mask compaction: a global optimization perspective”, Proceedings of 3rd European Conference on Design Automation, Mar. 16, 1992, pp. 508-512).* |
Awashima et al. (“An optimal chip compaction method based on shortest path algorithm with automatic job insertion”, 1992 IEEE/ACM International Conference on Computer-Aided Design, Nov. 8, 1992, pp. 162-165).* |
Mehlhorn et al. (“A faster compaction algorithm with automatic jog insertion”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 9, No. 2, Feb. 1990, pp. 158-166).* |
Xiong et al. (“Geometric compaction of building-block layout”, Proceedings on the IEEE 1989 Custom Integrated Circuits Conference, May 15, 1989, pp. 17.6/1-17.6/4).* |
Yao et al. (“A new approach to the pin assignment problem”, Proceedings of 25th ACM/IEEE Design Automation Conference, Jun. 12, 1988, pp. 566-572). |