Claims
- 1. An apparatus for detecting the presence of a valid signal comprising:
an offset generator configured to add a predetermined voltage to an input signal and generate a first output, and further configured to subtract a predetermined voltage from the input signal and to generate a second output; a first comparator coupled to the offset generator configured to compare the input signal to the first output signal; a second comparator coupled to the offset generator configured to compare the input signal to the second output signal; and a digital logic gate coupled to the first and second comparators.
- 2. The apparatus of claim 1 further comprising:
a low pass filter.
- 3. The apparatus of claim 1 further comprising a Schmitt trigger.
- 4. The apparatus of claim 1 wherein
said predetermined voltage is less than a voltage indicating a valid voltage signal.
- 5. The apparatus of claim 1 wherein said first comparator comprises a first data slicer.
- 6. The apparatus of claim 5 wherein said first data slicer comprises a differential amplifier.
- 7. The apparatus of claim 6 wherein said first data slicer further comprises a source follower.
- 8. The apparatus of claim 1 second comparator comprises a second data slicer.
- 9. The apparatus of claim 8 wherein said second data slicer comprises a differential amplifier.
- 10. The apparatus of claim 9 wherein said second data slicer further comprises a source follower.
- 11. The apparatus of claim 1 wherein said offset generator is configured such that the predetermined voltage is adjustable.
- 12. The apparatus of claim 11 wherein the adjustment of said predetermined voltage is accomplished via the input of a control voltage at a terminal.
- 13. The apparatus of claim 1 wherein the input signal is a single-ended signal.
- 14. The apparatus of claim 13 wherein said threshold voltage is a single-ended voltage with a reference voltage.
- 15. The apparatus of claim 13 wherein said first and second comparators are configured for operation in a single-ended mode.
- 16. The apparatus of claim 1 wherein the input signal is a differential signal.
- 17. The apparatus of claim 16 wherein said threshold voltage is a differential offset.
- 18. The apparatus of claim 17 wherein said first and second comparators are configured for operation in a differential mode.
- 19. The apparatus of claim 1 wherein said digital logic gate is an XOR gate.
- 20. The apparatus of claim 19 wherein said XOR gate comprises a plurality of differential transistor pairs.
- 21. The apparatus of claim 1 wherein said digital logic gate is an XNOR gate.
- 22. The apparatus of claim 21 wherein said XOR gate comprises a plurality of differential transistor pairs.
- 23. The apparatus of claim 3 wherein said Schmitt trigger comprises a differential pair of transistors coupled to a source follower circuit.
- 24. The apparatus of claim 5 wherein said first data slicer is inverting.
- 25. The apparatus of claim 8 wherein said second data slicer is inverting.
- 26. A method of detecting a valid signal on an input line comprising:
adding a predetermined voltage amount to an input signal, forming a first comparator; subtracting the predetermined voltage amount from the input signal, forming a second comparator; performing a first comparison between the first comparator and a predetermined signal to determine a first voltage difference; performing a second comparison between the second comparator and said predetermined signal to determine a second voltage difference; and indicating the presence of a valid signal if said first comparison and said second comparison have identical results.
- 27. The method of claim 26 further comprising:
performing a third comparison between the results of the first comparison and the second comparison.
- 28. The method of claim 27 further comprising:
smoothing the results of said comparison.
- 29. The method of claim 26 wherein said smoothing step is performed by a low-pass filter.
- 30. The method of claim 29 wherein said smoothing step is further performed by a Schmitt trigger.
- 31. The method of claim 26 wherein said third comparison is performed using an XOR gate.
- 32. The method of claim 26 wherein said third comparison is performed using an XOR gate.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority from U.S. Provisional Application Ser. No. 60/245,043, filed Nov. 1, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60245043 |
Nov 2000 |
US |