Claims
- 1. A method to efficiently burn-in electronic circuits, said electronic circuits comprising at least one set of scan chains, the method comprising the steps of:
coupling a scan-in channel to the input of each scan chain; coupling in parallel each output of said each scan chain to form a single compressed scan-out channel for each said set of scan chains; applying a test data signal to each said scan-in channel; monitoring each signal from each said compressed scan-out channel.
- 2. The method of claim 1 where said step of coupling in parallel further comprises the step of:
using a logic tree to couple in parallel each output of said at least one scan chain for each set of scan chains to a single compressed scan-out channel.
- 3. The method of claim 2 where said step of using a logic tree further comprises the step of:
using XOR gates to form each said logic tree.
- 4. The method of claim 1 further comprising the step of:
burning-in said electronic circuits.
- 5. The method of claim 1 further comprising the step of coupling each compressed scan-out channel to the input of a multiplexor.
- 6. The method of claim 5 further comprising the step of coupling at least one RAM built-in-test channel to the input of said multiplexor.
- 7. The method of claim 6, where said step of monitoring each signal comprises the step of:
selecting each input to said multiplexor for an amount of time during burn-in.
- 8. An integrated circuit burn-in apparatus comprising:
a logic module comprising a first plurality of scan chains, and where each scan chain of said first plurality of scan chains comprises an input and an output; an IP core comprising a second plurality of scan chains, and where each scan chain of said second plurality of scan chains comprises an input and an output; a plurality of scan-in channels, where each input of first plurality of scan chains and each input of second plurality of scan chains are both coupled to one scan-in channel of said plurality of scan-in channels; a first logic tree that couples in parallel each output of said first plurality of scan chains to one first compressed scan-out channel; and a second logic tree that couples in parallel each output of said second plurality of scan chains to one second compressed scan-out channel.
- 9. The integrated circuit burn-in apparatus of claim 8 further comprising:
a multiplexor comprising a first input that couples to said first compressed scan-out channel, a second input that couples to said second compressed scan-out channel, and one burn-in monitor output.
- 10. The integrated circuit burn-in apparatus of claim 8 further comprising:
a first RAM built-in-self-test channel coupled to said logic module; a second RAM built-in-self-test channel coupled to said IP core; a multiplexor comprising a first input that couples to said first RAM built-in-self-test channel, a second input that couples to said second RAM built-in-self-test channel, a third input that couples to said first compressed scan-out channel, a fourth input that couples to said second compressed scan-out channel, and one burn-in monitor output.
- 11. The integrated circuit burn-in apparatus of claim 8 wherein said first and second logic trees comprise XOR gates.
- 12. An electronic circuit burn-in apparatus comprising:
a burn-in test unit, said burn-in test unit comprising:
a burn-in oven; a heat source; a heat controller; and at least one burn-in board adapted to fit into said burn-in oven, said at least one burn-in board comprising at least one removably attachable electronic circuit; said at least one removably attachable electronic circuit comprising: at least one plurality of scan chains, and where each scan chain comprises an input and an output; a plurality of scan-in channels, where each input of each plurality of scan chains are coupled to one scan-in channel of said plurality of scan-in channels; at least one logic tree that couples in parallel each output of each at least one plurality of scan chains to one compressed scan-out channel.
- 13. The electronic circuit burn-in apparatus of claim 12 wherein said at least one logic tree comprises XOR gates.
- 14. An integrated circuit burn-in apparatus comprising:
a burn-in test unit, said burn-in test unit comprising:
a burn-in oven; a heat source; a heat controller; and at least one burn-in board adapted to fit into said burn-in oven, said at least one burn-in board comprising at least one removably attachable integrated circuit; said at least one removably attachable integrated circuit comprising: a logic module comprising a first plurality of scan chains, and where each scan chain of said first plurality of scan chains comprises an input and an output; an IP core comprising a second plurality of scan chains, and where each scan chain of said second plurality of scan chains comprises an input and an output; a plurality of scan-in channels, where each input of first plurality of scan chains and each input of second plurality of scan chains are both coupled to one scan-in channel of said plurality of scan-in channels; a first logic tree that couples in parallel each output of said first plurality of scan chains to one first compressed scan-out channel; and a second logic tree that couples in parallel each output of said second plurality of scan chains to one second compressed scan-out channel.
- 15. The integrated circuit burn-in apparatus of claim 14 further comprising:
a multiplexor comprising a first input that couples to said first compressed scan-out channel, a second input that couples to said second compressed scan-out channel, and one burn-in monitor output.
- 16. The integrated circuit burn-in apparatus of claim 14 further comprising:
a first RAM built-in-self-test channel coupled to said logic module; a second RAM built-in-self-test channel coupled to said IP core; a multiplexor comprising a first input that couples to said first RAM built-in-self-test channel, a second input that couples to said second RAM built-in-self-test channel, a third input that couples to said first compressed scan-out channel, a fourth input that couples to said second compressed scan-out channel, and one burn-in monitor output.
- 17. The integrated circuit burn-in apparatus of claim 14 wherein said first and second logic trees comprise XOR gates.
- 18. An apparatus for the efficient burn-in of integrated circuits, said integrated circuits comprising at least one scan chain, the apparatus comprising:
means for coupling one scan-in channel to the input of each of said at least one scan chain; means for coupling in parallel each output of at least one scan chain to a single compressed scan-out channel; means for applying a test data signal to each said scan-in channel; means for monitoring the signal from said compressed scan-out channel.
- 19. An apparatus for the efficient burn-in of integrated circuits, said integrated circuits comprising at least one scan chain, the apparatus comprising:
means for coupling one scan-in channel to the input of each of said at least one scan chain; means for coupling in parallel each output of at least one scan chain to a single compressed scan-out channel; means for applying a test data signal to each said scan-in channel; means for monitoring the signal from said compressed scan-out channel.
CROSS-REFERENCE TO OTHER APPLICATIONS
[0001] This application claims priority from provisional application No. 60/344,203, filed on Dec. 28, 2001, the entirety of which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60344203 |
Dec 2001 |
US |