Claims
- 1. An apparatus for preparation and use of a polishing substrate comprising:a substrate having a predetermined three-dimensional pattern formed on a surface thereof, with individual patterns of the three-dimensional pattern having a maximum height of about 20 μm to about 50 μm and a maximum width of about 100 μm to about 1000 μm; a coating layer coated on substantially the entirely of the surface of the substrate; a vacuum deposition chamber, configured to receive the substrate and in which the coating layer is applied to the surface of the substrate; and a chemical-mechanical polishing chamber disposed downstream from the vacuum deposition chamber and configured to receive both the coated substrate and a semiconductor wafer, the chemical-mechanical polishing chamber configured to planarize the semiconductor wafer.
- 2. The apparatus of claim 1, further comprising:a cleaning chamber that removes at least a remainder of the coating layer from the substrate subsequent to application of the coated substrate to the semiconductor wafer via plasma-assisted gas etching, the cleaning chamber disposed downstream of the chemo-mechanical polishing chamber; and a substrate transfer mechanism that transfers the substrate from the cleaning chamber to the vacuum deposition chamber; wherein subsequent to removal of the remainder of the coating layer from the substrate in the cleaning chamber, the substrate is transferred to the vacuum deposition chamber by the substrate transfer mechanism and a new coating layer is applied to the substrate.
- 3. The apparatus of claim 1, wherein the pattern is selected from the group consisting of a rectangular pattern, a trapezoidal pattern, a hemispherical pattern, a pillar pattern and a prismatic pattern.
- 4. The apparatus of claim 1, wherein the pattern has a density of 60-95%.
- 5. The apparatus of claim 1, wherein an area of the coating layer exposed as a fixed consumable remains constant with planarization usage.
- 6. The apparatus of claim 1, wherein the pattern is in contact with the surface.
- 7. The apparatus of claim 1, wherein the coating layer is an outermost layer that contains any abrasive.
- 8. The apparatus of claim 1, wherein the coating layer comprises an abrasive layer.
- 9. The apparatus of claim 8, further comprising a binder layer disposed between the abrasive layer and the surface of the substrate.
- 10. The apparatus of claim 9, further comprising a cure mechanism that applies a curing process to the coated substrate prior to planarization of the semiconductor wafer such that the abrasive is bound to the substrate.
- 11. The apparatus of claim 1, wherein the coating layer comprises a non-abrasive material layer that is suitable for use with an abrasive slurry.
- 12. The apparatus of claim 11, further comprising a binder layer disposed between the non-abrasive material layer and the surface of the substrate.
- 13. The apparatus of claim 12, further comprising a cure mechanism that applies a curing process to the coated substrate prior to planarization of the semiconductor wafer such that the non-abrasive material is bound to the substrate.
- 14. The apparatus of claim 1, wherein the coating layer comprises an abrasive/binder mixture.
- 15. The apparatus of claim 14, further comprising a cure mechanism that applies a curing process to the coated substrate prior to planarization of the semiconductor wafer such that the abrasive/binder mixture layer is bound to the substrate.
- 16. An apparatus for preparation and use of a polishing substrate comprising:a substrate having a predetermined three-dimensional pattern; a coating layer disposed on a surface of the patterned substrate, the coating layer containing particles of 0.1 μm to 3.0 μm, the coating layer and particles formed in a single layer; a vacuum deposition chamber, configured to receive the substrate and in which the coating layer is applied to the surface of the substrate; and a chemical-mechanical polishing chamber disposed downstream from the vacuum deposition chamber and configured to receive both the coated substrate and a semiconductor wafer, the chemical-mechanical polishing chamber configured to planarize the semiconductor wafer.
- 17. The apparatus of claim 16, further comprising:a cleaning chamber that removes at least a remainder of the coating layer from the substrate subsequent to application of the coated substrate to the semiconductor wafer via plasma-assisted gas etching, the cleaning chamber disposed downstream of the chemo-mechanical polishing chamber; and a substrate transfer mechanism that transfers the substrate from the cleaning chamber to the vacuum deposition chamber; wherein subsequent to the removal of the remainder of the coating layer from the substrate in the cleaning chamber, the substrate is transferred to the vacuum deposition chamber by the substrate transfer mechanism and a new coating layer is applied to the substrate.
- 18. The apparatus of claim 16, wherein the pattern is selected from the group consisting of a rectangular pattern, a trapezoidal pattern, a hemispherical pattern, a pillar pattern and a prismatic pattern.
- 19. The apparatus of claim 16, wherein the pattern has a maximum height of about 20 μm to about 50 μm and a maximum width of about 100 μm to about 1000 μm.
- 20. The apparatus of claim 16, wherein the pattern has a density of 60-95%.
- 21. The apparatus of claim 16, wherein an area of the coating layer exposed as a fixed consumable remains constant with planarization usage.
- 22. The apparatus of claim 16, wherein the pattern is in contact with the surface.
- 23. The apparatus of claim 16, wherein the coating layer is an outermost layer that contains abrasive particles.
- 24. The apparatus of claim 16, wherein the coating layer comprises an abrasive layer.
- 25. The apparatus of claim 24, further comprising a binder layer disposed between the coating layer and the surface of the substrate.
- 26. The apparatus of claim 25, further comprising a cure mechanism that applies a curing process to the coated substrate prior to planarization of the semiconductor wafer such that the coating layer is bound to the substrate.
- 27. The apparatus of claim 16, wherein the coating layer comprises a non-abrasive material layer that is suitable for use with an abrasive slurry.
- 28. The apparatus of claim 27, further comprising a binder layer disposed between the non-abrasive material layer and the surface of the substrate.
- 29. The apparatus of claim 28, further comprising a cure mechanism that applies a curing process to the coated substrate prior to planarization of the semiconductor wafer such that the non-abrasive material is bound to the substrate.
- 30. The apparatus of claim 16, wherein the coating layer comprises an abrasive/binder mixture.
- 31. The apparatus of claim 30, further comprising a cure mechanism that applies a curing process to the coated substrate prior to planarization of the semiconductor wafer such that the abrasive/binder mixture layer is bound to the substrate.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of presently U.S. application Ser. No. 09/609,590 filed Jun. 30, 2000, now U.S. Pat. No. 6,495,464 entitled “Method And Apparatus For Fixed Abrasive Substrate Preparation And Use In A Cluster CMP Tool,” by John Boyd and Michael Lacy and is related to presently pending U.S. application Ser. No. 10/255,403 filed on the same date as the instant application, which is a continuation of U.S. application Ser. No. 09/609,590. The entire disclosure of each of these applications is incorporated herein by reference.
US Referenced Citations (55)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0 738 561 |
Oct 1996 |
EP |
0 824 995 |
Feb 1998 |
EP |
0 893 203 |
Jan 1999 |
EP |
8-187798 |
Nov 1996 |
JP |
WO 9835785 |
Aug 1998 |
WO |
WO 9836442 |
Aug 1998 |
WO |
WO 9845090 |
Oct 1998 |
WO |
WO 99 06182 |
Feb 1999 |
WO |
WO 9922908 |
May 1999 |
WO |
Non-Patent Literature Citations (5)
Entry |
U.S. patent application Ser. No. 09/540,385 Method and Apparatus for Chemically-Mechanically Polishing Semiconductor Wafers—Inventors: Travis et al., Filing Date: Mar. 31, 2000 Attorney Docket No. 7103-123. |
U.S. patent application Ser. No. 09/540,810 Fixed Abrasive Linear Polishing Belt and System—Inventors: Zhao et al. Filing Date: Mar. 31, 2000 Attorney Docket No. 7103-135. |
U.S. patent application Ser. No. 09/541,144 Method and Apparatus for Chemical Mechanical Planarization and Polishing of Semiconductor Wafers Using a Continuous Polishing Member Feed—Inventors: Moork. |
U.S. patent application Ser. No. 09/386,741 Unsupported Chemical Mechanical Polishing Belt—Inventors: Xu et al. Filing Date: Aug. 31, 1999 Attorney Docket No. 7103/83. |
Inaba, S., Katsuyama, T., Tanaka, M., “Study of CMP Polishing pad Control Method”, Feb. 19-20, 1998 CMP MIC Conference, 1998 IMIC-300P/98/0444. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/609590 |
Jun 2000 |
US |
Child |
10/254810 |
|
US |