Claims
- 1. A lithographic mask for making an integrated circuit, the mask comprising:
a first region which passes light with a first phase and a first attribute of light, which is different than the first phase; a second region which passes light with a second phase and a second attribute of light, which is different than the second phase; a third region which passes light with a third phase and the first attribute of light, which is different than the third phase; and a fourth region which passes light with a fourth phase and the second attribute of light, which is different than the fourth phase.
- 2. The lithographic mask of claim 1, wherein:
the first phase is about one hundred eighty degrees out of phase with the third phase; and the second phase is about one hundred eighty degrees out of phase with the fourth phase.
- 3. The lithographic mask of claim 2, wherein the first region has a first thickness and the third region has a second thickness different from the first thickness.
- 4. The lithographic mask of claim 2, further comprising:
a phase-shifting material applied to the third region and the fourth region.
- 5. The lithographic mask of claim 1, further comprising a fifth region which blocks light from the integrated circuit.
- 6. The lithographic mask of claim 5, further comprising:
a material opaque to an incident light applied to the mask wherein the material is attached to the fifth region.
- 7. The lithographic mask of claim 1, further comprising:
a birefringent material attached to at least the second region and the fourth region.
- 8. The method of claim 1, wherein:
the first attribute of light is a first polarization and the second attribute of light is a second polarization, wherein:
the first polarization is substantially orthogonal to the second polarization.
- 9. The lithographic mask of claim 8, further comprising:
a first polarizing film attached to at least the first region and the third region, the first polarizing film implementing the first polarization by receiving light from a non-polarized light source; and a second polarizing film attached to at least the second region and the fourth region, the second polarizing film implementing the second polarization by receiving light from the non-polarized light source.
- 10. The lithographic mask of claim 9, further comprising:
a portion of the first polarizing film and a portion of the second polarizing film attached to a fifth region, wherein the portion of the first polarizing film and the portion of the second polarizing film overlap each other and block light from the integrated circuit.
- 11. The method of claim 1, wherein:
the first attribute of light is a first frequency and the second attribute of light is a second frequency, wherein:
the first frequency is substantially different to the second frequency.
- 12. The method of claim 1, wherein:
the first attribute of light is a first exposure ending time and the second attribute of light is a second exposure starting time, wherein:
the second exposure starting time is approximately after the first exposure ending time.
- 13. A method for forming a pattern on an integrated circuit, the method comprising:
applying a first light to the integrated circuit, wherein the first light has a first phase and a first attribute of light, which is different than the first phase; applying a second light to the integrated circuit, wherein the second light has a second phase and a second attribute of light, which is different than the second phase; applying a third light to the integrated circuit, wherein the third light has a third phase and the first attribute of light, which is different than the third phase; and applying a fourth light to the integrated circuit, wherein the fourth region has a fourth phase and the second attribute of light, which is different than the fourth phase.
- 14. The method of claim 13, wherein:
a difference between the first attribute and the second attribute substantially prevents undesired interference when one of the first light or third light and one of the second light or fourth light are applied to regions of the integrated circuit which are adjacent each other.
- 15. The method of claim 14, wherein the undesired interference is destructive interference.
- 16. The method of claim 13, wherein the first light and the third light interfere to form an unexposed region.
- 17. The method of claim 16, wherein the unexposed region is useful in forming at least part of a gate.
- 18. The method of claim 13, wherein:
applying the first light and applying the third light are simultaneous.
- 19. The method of claim 14, wherein:
applying the second light and applying the fourth light are simultaneous.
- 20. The method of claim 13, wherein:
the first attribute of light is a first polarization and the second attribute of light is a second polarization, wherein:
the first polarization is substantially orthogonal to the second polarization.
- 21. The method of claim 13, wherein:
the first attribute of light is a first frequency and the second attribute of light is a second frequency, wherein:
the first frequency is substantially different to the second frequency.
- 22. The method of claim 13, wherein:
the first attribute of light is a first exposure ending time and the second attribute of light is a second exposure starting time, wherein:
the second exposure starting time is approximately after the first exposure ending time.
- 23. The method of claim 13, wherein:
the first phase is about one hundred eighty degrees out of phase with the third phase; and the second phase is about one hundred eighty degrees out of phase with the fourth phase.
- 24. A method for making a pattern on an integrated circuit, the method comprising:
applying a first light to the integrated circuit through a first region with a first phase; applying a second light to the integrated circuit through a second region to form an unexposed region at a first boundary, wherein:
the second light has a second phase which is approximately one hundred and eighty degrees out of phase with the first phase; and the first region and the second region are on opposing sides of the first boundary; applying a third light to the integrated circuit through a third region to form an exposed region at a second boundary, wherein:
the second boundary is an interface between the second region and third region; and the third light has a third phase; and applying a fourth light to the integrated circuit through a fourth region to form an unexposed region at a third boundary, wherein:
the fourth light has a fourth phase which is approximately one hundred and eighty degrees out of phase with the third phase; and the fourth region and the third region are on opposing sides of the third boundary.
- 25. A method for making a pattern on an integrated circuit, the method comprising:
providing a mask comprising a first patterned region and a second patterned region; providing the first patterned region over a first area of the integrated circuit; apply light so the first area is exposed using the first patterned region; providing the second patterned region over the first area; and apply light to the mask so that the first area exposed using the second patterned region.
- 26. The method of claim 25, wherein:
the first patterned region comprises:
a first area and a second area that cause a relative phase shift of about 180 degrees between light passing through the first area and the second area; and the second patterned region comprises:
a pattern different than the first patterned region; and a third area and a fourth area that cause a relative phase shift of about 180 degrees between light passing through the third area and the fourth area.
- 27. The method of claim 25, wherein providing the second patterned region over the first area comprises moving the wafer relative to the mask.
RELATED APPLICATION
[0001] This is related to U.S. patent application Ser. No. 09/727,666 filed Dec. 1, 2000, which is entitled “Method and Apparatus for Making an Integrated Circuit Using Polarization Properties of Light” and assigned to the assignee hereof.