Claims
- 1. A computer system comprising:
- a system bus for transmitting program instructions and data;
- a primary processor connected to said system bus for controlling said system bus and for executing program instructions;
- at least one secondary processor connected to said system bus for controlling said system bus and for executing program instructions;
- means for resetting all of said primary and secondary processors;
- means for detecting a primary processor reset initiation signal;
- means responsive to said primary processor reset initiation signal for placing said primary processor in a hold state; and
- means for resetting only said primary processor after said primary processor has been placed in said hold state.
- 2. The computer system of claim 1, wherein said means for detecting a primary processor reset initiation signal includes:
- means for receiving program instructions and data via said system bus; and
- means for decoding said program instructions to determine that a primary processor reset has been requested.
- 3. The computer system of claim 2, wherein said decoding means comprises:
- a primary processor reset data register;
- means for generating a register select signal for enabling said primary processor reset data register to receive data in response to primary processor reset program instructions; and
- means for writing reset data indicative of a primary processor reset request to said primary processor reset data register.
- 4. A computer system comprising:
- a processor;
- system main memory for storing data and coded instructions;
- a processor bus connected to said processor;
- a system bus for transmitting program instructions, data and control signals;
- cache memory connected to said processor bus and said system main memory for temporarily storing a duplication of a portion of the data and program instructions stored in said system main memory for high speed access by said processor;
- a cache memory controller connected to said processor bus, said processor, said cache memory, said system main memory and said system bus for determining whether program instructions or data required by said processor are resident in cache memory;
- means for generating a system reset signal;
- means responsive to said system reset signal for resetting said processor and said cache memory controller;
- means responsive to program instructions provided over said system bus for generating a processor-only reset signal; and
- means responsive to said processor-only reset signal for individually resetting said processor without resetting said cache memory controller.
- 5. The computer system of claim 4, wherein said means for generating a processor-only reset signal includes:
- means for receiving program instructions and data via said system bus;
- means for decoding program instructions to determine that a processor reset has been requested; and
- reset signal means responsive to said decoding means for generating said processor-only reset signal.
- 6. The computer system of claim 5, wherein said decoding means comprises:
- a processor reset data register;
- means responsive to said decoding circuit for enabling said processor reset register to receive data in response to processor reset instructions; and
- means for writing data indicative of a processor-only reset request to said processor reset register.
- 7. The computer system of claim 4, wherein said means for generating a processor-only reset signal further comprises a means for placing said processor in a hold state.
- 8. The computer system of claim 7, wherein said means for generating a processor-only reset signal further comprises a means for resetting only said processor after said processor has been placed in said hold state.
Parent Case Info
This is a continuation, of application Ser. No. 08/152,241, filed Nov. 12, 1993, now U.S. Pat. No. 5,465,360, which is a continuation of application Ser. No. 08/015,314, filed Feb. 9, 1993, now abandoned, which is a continuation of application Ser. No. 07/431,653, filed Nov. 3, 1989, now abandoned.
US Referenced Citations (3)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0191402 |
Aug 1986 |
EPX |
0398995 |
May 1989 |
EPX |
Non-Patent Literature Citations (3)
Entry |
Intel Corporation, Microprocessors 1990. pp. 4-170 to 4-304, 4-343 to 4-409. |
Compaq Computer Corp., Compaq Deskpro 386/20 Technical Reference Guide, vol. 1, Oct., 1987, pp. 2-108 to 2-122. |
vol. 6 No. 206 (P-149) (1084) Oct. 9, 1982, Japan |
Continuations (3)
|
Number |
Date |
Country |
Parent |
152241 |
Nov 1993 |
|
Parent |
15314 |
Feb 1993 |
|
Parent |
431653 |
Nov 1989 |
|